Received: by 2002:a05:6358:489b:b0:bb:da1:e618 with SMTP id x27csp452117rwn; Thu, 8 Sep 2022 04:18:49 -0700 (PDT) X-Google-Smtp-Source: AA6agR6Apc3eTZ+xEx7EFi8l8YNgXmJctjS213yV+d0O1u/OHtcvpxRyiIaBT1F5PEJbOENjvdmg X-Received: by 2002:a17:90b:4f8a:b0:200:78da:a44e with SMTP id qe10-20020a17090b4f8a00b0020078daa44emr3699292pjb.140.1662635929377; Thu, 08 Sep 2022 04:18:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1662635929; cv=none; d=google.com; s=arc-20160816; b=mB/iuPI7zmWmS0K76e17dGLh9a6kZOKrMvtyiiS5OjzUcuOXDEOKkIRE26uV0x8xzw oNzWiZr2HWqgoS3LCpd10Ow16PllMbGZV5uwOLP0ux56jIt662lx93QlDoNOrW2fqnak rbepwF9vNdxoJ3zEhyvwxekxAI20ehbjRuN9zB2BrEN6X+VgDl06mnMYyEoJ26KHaIP3 /tkDw60Zf5XZ3T9FwnkWWH8P1gjI/bH1b9isMCmQ1R3p+nud192+xVUmGiS65bkwi5ZT PB6CyjH8jAiz24GIQBw4dKAZMdjVHgUU540B9VCKAYiUrVbQ+/2yEijkEEZlwOWq/GxW bpbQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=99UIUFgQSy4YNl9mS01CpvU1pjh3XnuTXheAjGxEtCU=; b=K1IMN/QckTXD/O/5Pq6VeR733r93RbrpGXdDhSCxvk+cjHCzEDYx4r/Wn99AsPvkJg 58RId/jaiFAnL7Ed3vn9Ka/+2baPI7wEaX46EPJTzx4oHVWPoZQ8Yhy6M2N1J05wUsiO L+3xqszbMzcuxMCvBjIrQmHu86mdAWDbNsiEn/3A+Xj909iIOo8z4L7q5YS0spmwyInJ xEDMK/V0T60QWUgo9+s76r/3y3yoZcj66sLRvni2CjhBD6SrVdQhUZkFHVNkE5RvJS7k 3Ksoel+4BZp2AMXKKCLNUf6UhRHQ9UWu0YqBHXvEeNopmRuokxnvcE333xY2jfQJKbSs lhyA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=cYHvVpNg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id k15-20020a63560f000000b0042b6eb3b46dsi19350952pgb.346.2022.09.08.04.18.37; Thu, 08 Sep 2022 04:18:49 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=cYHvVpNg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230262AbiIHLSB (ORCPT + 99 others); Thu, 8 Sep 2022 07:18:01 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:59674 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229695AbiIHLSA (ORCPT ); Thu, 8 Sep 2022 07:18:00 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.153.233]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 29D87ED3B5; Thu, 8 Sep 2022 04:17:59 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1662635878; x=1694171878; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=j5a61ZKFUAdC26BITQdeai++FyrcXlsWeUVOGnGDHZk=; b=cYHvVpNgooS3CGxH+y9cD4vTSAPlAS3mnqihgFAkzIfAg8Tmoga1vsBn GdckT7dbMS5iJxzliNnSGhME0m5mqJ6momoOzrmYQ2dgAq5CRAw8aOgVJ JlSCa4racHKf4uH9NPrlZ3JOdAtgO0s2/rqJSFVJI3Oqu+AghIwh4noko sRGoTEydk7ZJmfBe958NGblYP2ktpbOw8sywuiVBBkixQye2C9RC6EUL8 5Dd4JNAtz+26ejnQhMPEh7M2bmC/RYPdqAFPr2tHCc7Ajf5iQ7he1tsyg eF+G7JPkQWLmYHRGPvWUjo1OWFecVIdtekLaBK/crMTnJcClUrA7oykIl g==; X-IronPort-AV: E=Sophos;i="5.93,299,1654585200"; d="scan'208";a="179670048" Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa3.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 08 Sep 2022 04:17:58 -0700 Received: from chn-vm-ex03.mchp-main.com (10.10.85.151) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.12; Thu, 8 Sep 2022 04:17:57 -0700 Received: from wendy.microchip.com (10.10.115.15) by chn-vm-ex03.mchp-main.com (10.10.85.151) with Microsoft SMTP Server id 15.1.2507.12 via Frontend Transport; Thu, 8 Sep 2022 04:17:54 -0700 From: Conor Dooley To: Rob Herring , Krzysztof Kozlowski , Conor Dooley , Daire McNamara , Shravan Chippa CC: Paul Walmsley , Palmer Dabbelt , Albert Ou , Cyril Jean , Lewis Hanly , Vattipalli Praveen , Wolfgang Grandegger , Hugh Breslin , , , Subject: [PATCH v4 00/10] New PolarFire SoC devkit devicetrees & 22.09 reference design updates Date: Thu, 8 Sep 2022 12:17:03 +0100 Message-ID: <20220908111712.665287-1-conor.dooley@microchip.com> X-Mailer: git-send-email 2.36.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hey all, Some 6.1 targeted changes here. Firstly, two new dev kits (one first-party & one from Aries Embedded). They've been sitting in our vendor tree, so are being sent where they belong. Secondly, another release of our reference design for the Icicle kit is due in September. Usually these do not really change much for the devicetree, but this time around a pair of changes impact the memory map. The first of these is adding dma-ranges to the pcie controller. The controller had some issues to begin with & with the current reference design (v2022.05) would not work with mainline Linux nor has it since reference design v2021.08. A combination of the property, a change to the FPGA design & a small fix to the driver will get it working with mainline again. The other non-backwards compatible change to the reference design is moves of the peripherals instantiated in the fabric. Currently they are fairly spread out & a common complaint has been that this leaves little room in the fic3 section of the memory map for custom peripherals without removing the existing ones. This series depends on [0] so as not to add dtbs_check warnings. The fabric clock support is added by [1]. Thanks, Conor. Changes since v3: - add an extra patch reducing the fic3 clock rate Changes since v2: - drop the sd & emmc versions of the aries devicetree - remove a extra newline Changes since v1: - made the polarberry part of an enum in patch 1 0 - https://lore.kernel.org/linux-gpio/20220825143522.3102546-1-conor.dooley@microchip.com/ 1 - https://lore.kernel.org/linux-clk/20220824093342.187844-1-conor.dooley@microchip.com/ Conor Dooley (8): dt-bindings: riscv: microchip: document icicle reference design dt-bindings: riscv: microchip: document the aries m100pfsevp riscv: dts: microchip: add pci dma ranges for the icicle kit riscv: dts: microchip: move the mpfs' pci node to -fabric.dtsi riscv: dts: microchip: icicle: update pci address properties riscv: dts: microchip: icicle: re-jig fabric peripheral addresses riscv: dts: microchip: reduce the fic3 clock rate riscv: dts: microchip: add a devicetree for aries' m100pfsevp Shravan Chippa (1): dt-bindings: riscv: microchip: document the sev kit Vattipalli Praveen (1): riscv: dts: microchip: add sevkit device tree .../devicetree/bindings/riscv/microchip.yaml | 20 +- arch/riscv/boot/dts/microchip/Makefile | 2 + .../dts/microchip/mpfs-icicle-kit-fabric.dtsi | 44 ++++- .../boot/dts/microchip/mpfs-icicle-kit.dts | 3 +- .../dts/microchip/mpfs-m100pfs-fabric.dtsi | 45 +++++ .../boot/dts/microchip/mpfs-m100pfsevp.dts | 179 ++++++++++++++++++ .../dts/microchip/mpfs-polarberry-fabric.dtsi | 29 +++ .../dts/microchip/mpfs-sev-kit-fabric.dtsi | 45 +++++ .../riscv/boot/dts/microchip/mpfs-sev-kit.dts | 145 ++++++++++++++ arch/riscv/boot/dts/microchip/mpfs.dtsi | 29 --- 10 files changed, 499 insertions(+), 42 deletions(-) create mode 100644 arch/riscv/boot/dts/microchip/mpfs-m100pfs-fabric.dtsi create mode 100644 arch/riscv/boot/dts/microchip/mpfs-m100pfsevp.dts create mode 100644 arch/riscv/boot/dts/microchip/mpfs-sev-kit-fabric.dtsi create mode 100644 arch/riscv/boot/dts/microchip/mpfs-sev-kit.dts -- 2.36.1