Received: by 2002:a05:6358:489b:b0:bb:da1:e618 with SMTP id x27csp2584007rwn; Fri, 9 Sep 2022 16:42:33 -0700 (PDT) X-Google-Smtp-Source: AA6agR7mvLfXZV+8OaYfP7BEVW9Ipew4KsVrI3To6HvMf/pkfljfOj5OdBiUXEQh3b6QmzcVfsG8 X-Received: by 2002:a17:90a:cc7:b0:200:3b3e:4e00 with SMTP id 7-20020a17090a0cc700b002003b3e4e00mr11775702pjt.201.1662766953018; Fri, 09 Sep 2022 16:42:33 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1662766953; cv=none; d=google.com; s=arc-20160816; b=uq+ST0C5UR2pzZW2odzSyuOO/jd+njJa6wNh70uH14EJ30nNHfvkBt6I+xSVGksOcB GAO8P10Q16FdU1hzipgRJ+c+egPtk/+5Bm2MQDGDT4Cxn+Yzexw9zJW71lCDwWuDKZ2H JkksGmqA1WUSfLcS/vTS6XWEoAKTD0eciEnCKvtuCfTC/RwJZAAwKGGs3KiUXNVMdfvH G5ER0wg+K9ixtMYeVrYDBlzfmcX9fbcVAjVlveRWcFC2EixvaFxhn5KE5uvkNO4EcBy0 lC7IFOTc6ZAxt6EcDX4a88SDZEGGsjjEW3vSra6fL/TaRGLGyHGYqaa0+RbPIFHdskjT e93w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:dkim-signature; bh=rTDjGOAinx805W4hDA9tJP9VkU0Oe8BI2o3nMWfGsEs=; b=NGKpbVBSNVxg/L3z2CnpZQC5DVGkOxGWUszsy1kINdrZA/k7EQO1x725zqCEAZW7am HDzf0LrRFCtBYNRxLg/k9dOs3mb3LHWaxTcX98zlpiXYTupWvPb6soAmL+8wnm5Mm4ns ksaLqwZbdptxMJ6I8QLvz6O0UZ/mjj2zjzuTRkBwldwSzw1QHcj6/ZsmBjz0iESkIz38 6cCYNFWFmmvNzDxr152smWZVdhiSXZV0vuLKInCvwI0/uwmRi1NAqQj5o7svpXN3N8mp QLMEdGgBFcqodxDm8wnHw8ONVKPHo+ZA41xjR+xWWCvhSmFqZ6oPLfyhqqcEuf6Vgy6J d/TA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=GX7KMIga; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id 26-20020a63175a000000b004230ec370eesi1706704pgx.647.2022.09.09.16.42.20; Fri, 09 Sep 2022 16:42:33 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=GX7KMIga; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230012AbiIIXIK (ORCPT + 99 others); Fri, 9 Sep 2022 19:08:10 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48496 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231515AbiIIXGs (ORCPT ); Fri, 9 Sep 2022 19:06:48 -0400 Received: from mga09.intel.com (mga09.intel.com [134.134.136.24]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 26F6E115CDD for ; Fri, 9 Sep 2022 16:06:40 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1662764800; x=1694300800; h=from:to:cc:subject:date:message-id:in-reply-to: references; bh=ZtTx/WmcMuWcJHEX5lZq6/5TpwUtU6R2M5ReNuLxbaM=; b=GX7KMIgarg3ImT4PjxO/M2ogKbuS7e6wUvEBdN+MK6KeTsjVj9cVj3o6 l9pBz6n4LpnJtJ7zGjqhqVK7gmmcNA0xf7znn3F9HrL4K4pXKlK0Joj77 N6TMLd9A3wmQFrRAecOheR11fgNCsRao+DA9WKApZxc6se1npmIxDzpdj QNY6TjQC4kPKC6NOkl5jQ0FBEZ2YTe1GGclTmvbSqq/iDRAT2Z4ClSLpJ 8xvpP9y9qwd+v9K6EH5gEEObEl1QW65lB/tlnPuutpcDvZNhZEI1yR+b2 5t5RcSzOagXUVGoBkM/zvAY+U3eRzHtZPDDwzqFO1cT3r/KJKLST/7zv7 g==; X-IronPort-AV: E=McAfee;i="6500,9779,10465"; a="298386928" X-IronPort-AV: E=Sophos;i="5.93,304,1654585200"; d="scan'208";a="298386928" Received: from fmsmga008.fm.intel.com ([10.253.24.58]) by orsmga102.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 09 Sep 2022 16:06:36 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.93,304,1654585200"; d="scan'208";a="677355053" Received: from ranerica-svr.sc.intel.com ([172.25.110.23]) by fmsmga008.fm.intel.com with ESMTP; 09 Sep 2022 16:06:36 -0700 From: Ricardo Neri To: "Peter Zijlstra (Intel)" , Juri Lelli , Vincent Guittot Cc: Ricardo Neri , "Ravi V. Shankar" , Ben Segall , Daniel Bristot de Oliveira , Dietmar Eggemann , Len Brown , Mel Gorman , "Rafael J. Wysocki" , Srinivas Pandruvada , Steven Rostedt , Tim Chen , Valentin Schneider , x86@kernel.org, linux-kernel@vger.kernel.org, Ricardo Neri , "Tim C . Chen" Subject: [RFC PATCH 21/23] x86/cpufeatures: Add feature bit for HRESET Date: Fri, 9 Sep 2022 16:12:03 -0700 Message-Id: <20220909231205.14009-22-ricardo.neri-calderon@linux.intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20220909231205.14009-1-ricardo.neri-calderon@linux.intel.com> References: <20220909231205.14009-1-ricardo.neri-calderon@linux.intel.com> X-Spam-Status: No, score=-4.3 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, RCVD_IN_MSPIKE_H3,RCVD_IN_MSPIKE_WL,SPF_HELO_NONE,SPF_NONE, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The HRESET instruction prevents the classification of the current task from influencing the classification of the next task when running serially on the same logical processor. Cc: Ben Segall Cc: Daniel Bristot de Oliveira Cc: Dietmar Eggemann Cc: Len Brown Cc: Mel Gorman Cc: Rafael J. Wysocki Cc: Srinivas Pandruvada Cc: Steven Rostedt Cc: Tim C. Chen Cc: Valentin Schneider Cc: x86@kernel.org Cc: linux-kernel@vger.kernel.org Signed-off-by: Ricardo Neri --- arch/x86/include/asm/cpufeatures.h | 1 + arch/x86/include/asm/msr-index.h | 2 ++ arch/x86/kernel/cpu/scattered.c | 1 + 3 files changed, 4 insertions(+) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index d3202d665ac0..b5e64203c6b2 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -304,6 +304,7 @@ #define X86_FEATURE_UNRET (11*32+15) /* "" AMD BTB untrain return */ #define X86_FEATURE_USE_IBPB_FW (11*32+16) /* "" Use IBPB during runtime firmware calls */ #define X86_FEATURE_RSB_VMEXIT_LITE (11*32+17) /* "" Fill RSB on VM exit when EIBRS is enabled */ +#define X86_FEATURE_HRESET (11*32+18) /* Hardware history reset instruction */ /* Intel-defined CPU features, CPUID level 0x00000007:1 (EAX), word 12 */ #define X86_FEATURE_AVX_VNNI (12*32+ 4) /* AVX VNNI instructions */ diff --git a/arch/x86/include/asm/msr-index.h b/arch/x86/include/asm/msr-index.h index 810b950dc2e0..18f741499465 100644 --- a/arch/x86/include/asm/msr-index.h +++ b/arch/x86/include/asm/msr-index.h @@ -1056,4 +1056,6 @@ #define MSR_IA32_HW_FEEDBACK_THREAD_CONFIG 0x17d4 #define MSR_IA32_HW_FEEDBACK_CHAR 0x17d2 +/* Hardware History Reset */ +#define MSR_IA32_HW_HRESET_ENABLE 0x17da #endif /* _ASM_X86_MSR_INDEX_H */ diff --git a/arch/x86/kernel/cpu/scattered.c b/arch/x86/kernel/cpu/scattered.c index fd44b54c90d5..7d268377b03a 100644 --- a/arch/x86/kernel/cpu/scattered.c +++ b/arch/x86/kernel/cpu/scattered.c @@ -28,6 +28,7 @@ static const struct cpuid_bit cpuid_bits[] = { { X86_FEATURE_EPB, CPUID_ECX, 3, 0x00000006, 0 }, { X86_FEATURE_INTEL_PPIN, CPUID_EBX, 0, 0x00000007, 1 }, { X86_FEATURE_RRSBA_CTRL, CPUID_EDX, 2, 0x00000007, 2 }, + { X86_FEATURE_HRESET, CPUID_EAX, 22, 0x00000007, 1 }, { X86_FEATURE_CQM_LLC, CPUID_EDX, 1, 0x0000000f, 0 }, { X86_FEATURE_CQM_OCCUP_LLC, CPUID_EDX, 0, 0x0000000f, 1 }, { X86_FEATURE_CQM_MBM_TOTAL, CPUID_EDX, 1, 0x0000000f, 1 }, -- 2.25.1