Received: by 2002:a05:6358:489b:b0:bb:da1:e618 with SMTP id x27csp2584361rwn; Fri, 9 Sep 2022 16:43:07 -0700 (PDT) X-Google-Smtp-Source: AA6agR67NEuvbeF7bB5llR6ivB8XEl2WKmQLJp9TT4j1YyRUDcawmVSMSlis98MC4RJrjprE0Q8j X-Received: by 2002:a17:902:e803:b0:174:cfdb:e3a6 with SMTP id u3-20020a170902e80300b00174cfdbe3a6mr16249621plg.102.1662766986964; Fri, 09 Sep 2022 16:43:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1662766986; cv=none; d=google.com; s=arc-20160816; b=Zcg70o3V7dzl9zLMzw6JPfjiybiHbPHxn5Hd9rrnE6tsqMiqshCNlSf9J90oqnJhl2 TdBsWHTMxj4JlqRWPL3NrGWumoueQiNlSaXggCCM79nO56xFB+/76CS4ZdaAwMtD0AF4 3nZfZz81bgj2xaSHewZCqC5vtL2zBcdzbt643DX77w61368cITGA8+CyiosGfcMgeG/D cNQzuJdYTUntzX/yxK2VieBQV1L7sY+zy6YJSoqzm0lKxRfMQ60cNCx8qW1deyeS/l08 ub8SjPYkDEuKUE2+GLgGrQVJEZlJlmaqGoWwlJ/XqwcqqQ8aBYiCyi9fLHZYrKJ16GYV Mf2Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:dkim-signature; bh=HrkEudWg93ipBKVIi2ukqYaB44i6dmBIsCxnxRAfCDc=; b=USoi6PY5rFrax4d0vW84lYHPiPoSuY0N3jRCotn2+DNLAVfdiymtvMw0bPBTk20Yks hZG80RkgCazBm/izM0YRRDxPwHafJitEhTlOxoKpYSeOs5rN+F1U8MWsATSsvC/nbnmn TpeZubvqTfleb+kGu4bcUwJ34CblkrErdXH2WxXcBWOPguPwArloFKzuD0Wjzl40h3fi i9+o3+/4wm8NJ2bA385N0/C+r5DFsO4+TMcoJ3uPy8562EtA+4gyq6/oAcrLtMFcLEYR zHNfR38bqb++B8QNPnWuee3CQia1msl37/BF9qePhguMuKDOVJUdnKDmylgdLHWp6UtW BusA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=Gf1vdqR9; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id i1-20020a170902e48100b00176e226934csi1633751ple.270.2022.09.09.16.42.55; Fri, 09 Sep 2022 16:43:06 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=Gf1vdqR9; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231791AbiIIXHI (ORCPT + 99 others); Fri, 9 Sep 2022 19:07:08 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48476 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231390AbiIIXGs (ORCPT ); Fri, 9 Sep 2022 19:06:48 -0400 Received: from mga09.intel.com (mga09.intel.com [134.134.136.24]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 07801114A62 for ; Fri, 9 Sep 2022 16:06:37 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1662764797; x=1694300797; h=from:to:cc:subject:date:message-id:in-reply-to: references; bh=LMKKoJSc++SQipGow6xAmHfZ+OJ53Vq1cZqxr/xmTAk=; b=Gf1vdqR9oZkA+PNS8Rfo4RMInHjCqcA6gjwsD1Zq6kv9VFVePuuU9uEL p/SuBWOb/ifA8DUcpifex5+ykjH/S8kLv6c2j8k43102ZzCHqUA2OAKcH PLd2n1/GkLX5JPgCuujmN5ZZsPS4tWs5UyBH3LGEIOANV/BSyZ3Pxx84y wdcHI0Fmq+9balmLMEjMX3sWyl6wv6bBir+wIhuzOE2++IOUiKCamGqfk eXmWEiQWZ8dl+t68pBy99amfpuAW95wvQc1cTMvNGLfxUnIVLbmw4k77l 8SgDtNWgl8/csS8QxXDkR9Wn30by3zt8h11s2Tpq/zZgpKldqyvuY2AYq w==; X-IronPort-AV: E=McAfee;i="6500,9779,10465"; a="298386917" X-IronPort-AV: E=Sophos;i="5.93,304,1654585200"; d="scan'208";a="298386917" Received: from fmsmga008.fm.intel.com ([10.253.24.58]) by orsmga102.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 09 Sep 2022 16:06:35 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.93,304,1654585200"; d="scan'208";a="677355016" Received: from ranerica-svr.sc.intel.com ([172.25.110.23]) by fmsmga008.fm.intel.com with ESMTP; 09 Sep 2022 16:06:34 -0700 From: Ricardo Neri To: "Peter Zijlstra (Intel)" , Juri Lelli , Vincent Guittot Cc: Ricardo Neri , "Ravi V. Shankar" , Ben Segall , Daniel Bristot de Oliveira , Dietmar Eggemann , Len Brown , Mel Gorman , "Rafael J. Wysocki" , Srinivas Pandruvada , Steven Rostedt , Tim Chen , Valentin Schneider , x86@kernel.org, linux-kernel@vger.kernel.org, Ricardo Neri , "Tim C . Chen" Subject: [RFC PATCH 13/23] x86/cpufeatures: Add the Intel Thread Director feature definitions Date: Fri, 9 Sep 2022 16:11:55 -0700 Message-Id: <20220909231205.14009-14-ricardo.neri-calderon@linux.intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20220909231205.14009-1-ricardo.neri-calderon@linux.intel.com> References: <20220909231205.14009-1-ricardo.neri-calderon@linux.intel.com> X-Spam-Status: No, score=-4.3 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, RCVD_IN_MSPIKE_H3,RCVD_IN_MSPIKE_WL,SPF_HELO_NONE,SPF_NONE, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Intel Thread Director (ITD) provides hardware resources to categorize the currently running task with a classification value. The classification reflects the type of instructions that a task executes. ITD extends the Hardware Feedback Interface table to provide performance and energy efficiency capabilities for each of the supported classes of tasks. Cc: Ben Segall Cc: Daniel Bristot de Oliveira Cc: Dietmar Eggemann Cc: Len Brown Cc: Mel Gorman Cc: Rafael J. Wysocki Cc: Srinivas Pandruvada Cc: Steven Rostedt Cc: Tim C. Chen Cc: Valentin Schneider Cc: x86@kernel.org Cc: linux-kernel@vger.kernel.org Signed-off-by: Ricardo Neri --- arch/x86/include/asm/cpufeatures.h | 1 + arch/x86/include/asm/disabled-features.h | 8 +++++++- arch/x86/kernel/cpu/cpuid-deps.c | 1 + 3 files changed, 9 insertions(+), 1 deletion(-) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index ef4775c6db01..d3202d665ac0 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -339,6 +339,7 @@ #define X86_FEATURE_HWP_EPP (14*32+10) /* HWP Energy Perf. Preference */ #define X86_FEATURE_HWP_PKG_REQ (14*32+11) /* HWP Package Level Request */ #define X86_FEATURE_HFI (14*32+19) /* Hardware Feedback Interface */ +#define X86_FEATURE_ITD (14*32+23) /* Intel Thread Director */ /* AMD SVM Feature Identification, CPUID level 0x8000000a (EDX), word 15 */ #define X86_FEATURE_NPT (15*32+ 0) /* Nested Page Table support */ diff --git a/arch/x86/include/asm/disabled-features.h b/arch/x86/include/asm/disabled-features.h index 33d2cd04d254..225657aff476 100644 --- a/arch/x86/include/asm/disabled-features.h +++ b/arch/x86/include/asm/disabled-features.h @@ -87,6 +87,12 @@ # define DISABLE_TDX_GUEST (1 << (X86_FEATURE_TDX_GUEST & 31)) #endif +#ifdef CONFIG_INTEL_THREAD_DIRECTOR +# define DISABLE_ITD 0 +#else +# define DISABLE_ITD (1 << (X86_FEATURE_ITD & 31)) +#endif + /* * Make sure to add features to the correct mask */ @@ -103,7 +109,7 @@ #define DISABLED_MASK10 0 #define DISABLED_MASK11 (DISABLE_RETPOLINE|DISABLE_RETHUNK|DISABLE_UNRET) #define DISABLED_MASK12 0 -#define DISABLED_MASK13 0 +#define DISABLED_MASK13 (DISABLE_ITD) #define DISABLED_MASK14 0 #define DISABLED_MASK15 0 #define DISABLED_MASK16 (DISABLE_PKU|DISABLE_OSPKE|DISABLE_LA57|DISABLE_UMIP| \ diff --git a/arch/x86/kernel/cpu/cpuid-deps.c b/arch/x86/kernel/cpu/cpuid-deps.c index c881bcafba7d..f6f8a3cd4f2c 100644 --- a/arch/x86/kernel/cpu/cpuid-deps.c +++ b/arch/x86/kernel/cpu/cpuid-deps.c @@ -78,6 +78,7 @@ static const struct cpuid_dep cpuid_deps[] = { { X86_FEATURE_XFD, X86_FEATURE_XSAVES }, { X86_FEATURE_XFD, X86_FEATURE_XGETBV1 }, { X86_FEATURE_AMX_TILE, X86_FEATURE_XFD }, + { X86_FEATURE_ITD, X86_FEATURE_HFI }, {} }; -- 2.25.1