Received: by 2002:a05:6358:489b:b0:bb:da1:e618 with SMTP id x27csp8450553rwn; Wed, 14 Sep 2022 14:48:06 -0700 (PDT) X-Google-Smtp-Source: AMsMyM4srdAJnyJmVTUFd3tCYSrIY5f31iIAy81dqlgbeATb3nctpiN8XAmX9sbTuEbsv1KPUyuK X-Received: by 2002:a17:90a:df12:b0:202:c01b:fea2 with SMTP id gp18-20020a17090adf1200b00202c01bfea2mr6921111pjb.61.1663192086250; Wed, 14 Sep 2022 14:48:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1663192086; cv=none; d=google.com; s=arc-20160816; b=Kfe5WYCp/NKhMF3O5vCXVaYBJynweoXOdpQfPJe7k4Lj6pCUiuDYvNxWCCt2BYnanU IcpYETALnCT/HWSTN5h9YK+LtKTD6m4UDec83VDbutURW+Z4X+0dhBokmBBnAIJCVeSL 8RAUFZGYRRQPzb3vbzLYW06nw1gke5p+9aWK6xVE6KsGs1430SORW9fCG71jXXbQAihM 17IZuoYvLyAj5fjREWsw00jYPkmxmwaRkHcl5BCQINTelu8ot+EUFlDLCszy6/5H+LBU oWQQpgQsC55cLI11EyUEAnmMyy8Lw5pa+XR7mTqG76UhYLos5R42QsX0Nj6dVoeWeDMl gYdw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=y/ks5JS+W2h64HUm76xvuAh+dDkso1drYoEZThUcrbw=; b=tCiiOpXRLdhSX7gnef1r2IFk1vO2luiHxV05h1ltQMUclGuuQU13GGfKDOR9a71QYK w6toDr4z1htdnNHauqKy45prLuEceoZDSVKa2XqFbzuZNBVIxvPzP+DpVG7cU/6m/U5J g0EV0LCxu7YUTNkx5EC2pkJTypZYtPlKcCtCVmv89mTUCZzzdpxJGCA7/0mdky3h2gPO X/hGCHHXbj5RmLSPVMRPgLPKlVHA7+9YCXgzxcYNf/dGEfaut72TpmMPJRSK4qA5YiCz FtQWA7jwl+ix7UQbZ/VUF7Zk+V0rL8DjzCeMA6Oanvlw2cTJXdJbz1x8jnKSraqbEhZo QHTg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id m13-20020a170902f64d00b00172d54cccddsi4329425plg.428.2022.09.14.14.47.54; Wed, 14 Sep 2022 14:48:06 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229511AbiINVPx (ORCPT + 99 others); Wed, 14 Sep 2022 17:15:53 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41174 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229472AbiINVPp (ORCPT ); Wed, 14 Sep 2022 17:15:45 -0400 Received: from inva020.nxp.com (inva020.nxp.com [92.121.34.13]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A9941459AF; Wed, 14 Sep 2022 14:15:44 -0700 (PDT) Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 582951A0D55; Wed, 14 Sep 2022 23:15:43 +0200 (CEST) Received: from smtp.na-rdc02.nxp.com (usphx01srsp001v.us-phx01.nxp.com [134.27.49.11]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 17C7F1A0447; Wed, 14 Sep 2022 23:15:43 +0200 (CEST) Received: from right.am.freescale.net (right.am.freescale.net [10.81.116.134]) by usphx01srsp001v.us-phx01.nxp.com (Postfix) with ESMTP id 62C3C4060D; Wed, 14 Sep 2022 14:15:41 -0700 (MST) From: Li Yang To: shawnguo@kernel.org, devicetree@vger.kernel.org Cc: robh+dt@kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Li Yang , Ioana Radulescu Subject: [PATCH v4 1/5] arm64: dts: ls208xa-qds: add mdio mux nodes from on-board FPGA Date: Wed, 14 Sep 2022 16:15:34 -0500 Message-Id: <20220914211538.29473-2-leoyang.li@nxp.com> X-Mailer: git-send-email 2.25.1.377.g2d2118b In-Reply-To: <20220914211538.29473-1-leoyang.li@nxp.com> References: <20220914211538.29473-1-leoyang.li@nxp.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Virus-Scanned: ClamAV using ClamSMTP X-Spam-Status: No, score=-4.2 required=5.0 tests=BAYES_00,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Update the cpld node name to be generic board-contrl and add mmio mdio mux nodes from the on-board FPGA. Signed-off-by: Ioana Radulescu Signed-off-by: Li Yang --- .../boot/dts/freescale/fsl-ls208xa-qds.dtsi | 65 ++++++++++++++++++- 1 file changed, 62 insertions(+), 3 deletions(-) diff --git a/arch/arm64/boot/dts/freescale/fsl-ls208xa-qds.dtsi b/arch/arm64/boot/dts/freescale/fsl-ls208xa-qds.dtsi index 6fab73d484b6..f598669e742f 100644 --- a/arch/arm64/boot/dts/freescale/fsl-ls208xa-qds.dtsi +++ b/arch/arm64/boot/dts/freescale/fsl-ls208xa-qds.dtsi @@ -9,6 +9,27 @@ * */ +/* Update DPMAC connections to external PHYs, under SerDes 0x2a_0x49. */ +&dpmac9 { + phy-handle = <&mdio0_phy12>; + phy-connection-type = "sgmii"; +}; + +&dpmac10 { + phy-handle = <&mdio0_phy13>; + phy-connection-type = "sgmii"; +}; + +&dpmac11 { + phy-handle = <&mdio0_phy14>; + phy-connection-type = "sgmii"; +}; + +&dpmac12 { + phy-handle = <&mdio0_phy15>; + phy-connection-type = "sgmii"; +}; + &esdhc { mmc-hs200-1_8v; status = "okay"; @@ -36,9 +57,47 @@ nand@2,0 { reg = <0x2 0x0 0x10000>; }; - cpld@3,0 { - reg = <0x3 0x0 0x10000>; - compatible = "fsl,ls2080aqds-fpga", "fsl,fpga-qixis"; + boardctrl: board-control@3,0 { + #address-cells = <1>; + #size-cells = <1>; + compatible = "fsl,ls208xaqds-fpga", "fsl,fpga-qixis", "simple-mfd"; + reg = <3 0 0x1000>; + ranges = <0 3 0 0x1000>; + + mdio-mux-emi1@54 { + compatible = "mdio-mux-mmioreg", "mdio-mux"; + mdio-parent-bus = <&emdio1>; + reg = <0x54 1>; /* BRDCFG4 */ + mux-mask = <0xe0>; /* EMI1_MDIO */ + #address-cells=<1>; + #size-cells = <0>; + + /* Child MDIO buses, one for each riser card: + * reg = 0x0, 0x20, 0x40, 0x60, 0x80, 0xa0. + * VSC8234 PHYs on the riser cards. + */ + mdio_mux3: mdio@60 { + reg = <0x60>; + #address-cells = <1>; + #size-cells = <0>; + + mdio0_phy12: mdio-phy0@1c { + reg = <0x1c>; + }; + + mdio0_phy13: mdio-phy1@1d { + reg = <0x1d>; + }; + + mdio0_phy14: mdio-phy2@1e { + reg = <0x1e>; + }; + + mdio0_phy15: mdio-phy3@1f { + reg = <0x1f>; + }; + }; + }; }; }; -- 2.37.1