Received: by 2002:a05:6358:489b:b0:bb:da1:e618 with SMTP id x27csp587486rwn; Thu, 15 Sep 2022 03:36:34 -0700 (PDT) X-Google-Smtp-Source: AA6agR5f+PK1OheITqSHWUh+eFytpUhosfxaczq4Kvz+R2/rXNFXHJlGsl4tU8f3UDND6p96Q48q X-Received: by 2002:a17:90b:314b:b0:203:41c:2dbb with SMTP id ip11-20020a17090b314b00b00203041c2dbbmr9881001pjb.18.1663238193889; Thu, 15 Sep 2022 03:36:33 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1663238193; cv=none; d=google.com; s=arc-20160816; b=poe24NIh1FdGDT/Ax1ABMQ1uy5BPDenX6ZQt0uAlTyZkJkqi6DZFfbhbsV26zbQZFe uBNnTEVX7g9cLDCNq0dCr0GJJbz9K40yF4Nc+jL/wFrUzyzv+4EYQI2Wp9BQ9DcRAm/a iE4zoDzxHDupLnIkSBfzzbEsMBBXJrJkv3Ss/evuOVw4bQLmCh7oQc99YOJZBYYp3BiH v+62gxutLtZN9kdvSqYgK+JNF/yN57cNaSK48Go9vT6bnkAanBZgwgyqtN0LRzsbSnaO vfTrmWxBvHkj7Z3VzVLAauq3suNEb5yfZREUfAwsbnHRS0YSqHF/2Hs55Jd+VEwz4ZTD 82Vg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=HTLp3Q0yXPYXB6AvzSby7Fu2w2btPwsclGJ8uKVCZLs=; b=CHVW0LsG1pCQO4KHLMhO82CNQQis7DEBc4V9p46mWe+ab5ouDfiAd+2NjVizUIm2Zh 7przVGbd5BcXnBIOYcXAiyelumgWvHMe5ic/PE7QZ5DlYdvNwlZI4ZFwoYigRhftjcBx f3dTtMtn5f0rrehPahag7X7pOH85W4nk+tJv0MBQr2M7kvc/kLK6DPycOEXw0Aglndoc wXA4YOJPbVoG/JTlQ6V5k7mTcICDPxKn7YQBLPFux5Ykj5+tGZ+z4PgjBEeXzg0D+gTE Oc6p3QX4CFPSSNdCEG3Fq8hQHoe8YZz5uNXVzLSnBFCUuGgw2I3tcUko6PxQMFW0Nfew YeCg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=KTJvJ0X+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id je10-20020a170903264a00b0017857e48068si5077923plb.146.2022.09.15.03.36.22; Thu, 15 Sep 2022 03:36:33 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=KTJvJ0X+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230019AbiIOJpy (ORCPT + 99 others); Thu, 15 Sep 2022 05:45:54 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41432 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229930AbiIOJp2 (ORCPT ); Thu, 15 Sep 2022 05:45:28 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.154.123]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4E7256068D; Thu, 15 Sep 2022 02:45:22 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1663235122; x=1694771122; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=MqgQDp+XDa0KT+9ai4UKSfQ6bi1GtW3XzqAb6GgrfMM=; b=KTJvJ0X+7bQVzGtdgRjCI2O3yijc9iR/TziaZ+WFQ+KCjJe8Cia+r3hg sWA2n4J2KjXSLTCZK0h1tkRuDGugqmkO2NDdfj+osWBaDiIrvT6oIAz4/ WdeuB3TVgJ3ZrqM2oVUyOd64Ao7tPeuS4Cs2yErnKH6e5aWHCTwDAPTDx aFp1zgzGsP/NEzjlu64jvMNuTVcVMPMtNT29rRPYch8xYO/fhXsPODJ8G Gh6/XCwhWWa5OydfO3oQhhA2d58o2xdaEwNuvKef3JV9wG4PoQqQlIf4A UuMeMc0MUF4n6pbidEHFESNf592aOpBTSA/6dM2DrAeeorm1M2BwXG9II A==; X-IronPort-AV: E=Sophos;i="5.93,317,1654585200"; d="scan'208";a="177279053" Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa2.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 15 Sep 2022 02:45:21 -0700 Received: from chn-vm-ex02.mchp-main.com (10.10.85.144) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.12; Thu, 15 Sep 2022 02:45:21 -0700 Received: from kavya.microchip.com (10.10.115.15) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server id 15.1.2507.12 via Frontend Transport; Thu, 15 Sep 2022 02:45:17 -0700 From: Kavyasree Kotagiri To: CC: , , , , , , , , , Rob Herring Subject: [RESEND PATCH v8 2/3] dt-bindings: mfd: atmel,sama5d2-flexcom: Add new compatible string for lan966x Date: Thu, 15 Sep 2022 07:44:52 -0200 Message-ID: <20220915094453.1872798-3-kavyasree.kotagiri@microchip.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220915094453.1872798-1-kavyasree.kotagiri@microchip.com> References: <20220915094453.1872798-1-kavyasree.kotagiri@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LAN966x SoC flexcoms has two optional I/O lines. Namely, CS0 and CS1 in flexcom SPI mode. CTS and RTS in flexcom USART mode. These pins can be mapped to lan966x FLEXCOM_SHARED[0-20] pins and usage depends on functions being configured. Signed-off-by: Kavyasree Kotagiri Reviewed-by: Rob Herring --- v7 -> v8: - Changed compatible string to microchip,lan9668-flexcom. v6 -> v7: - Add #address-cells, #size-cells to flx3 example. v5 -> v6: - Removed spi node from flx3 example. v4 -> v5: - Fixed indentations and dt-schema errors. - No errors seen with 'make dt_binding_check'. v3 -> v4: - Added else condition to allOf:if:then. v2 -> v3: - Add reg property of lan966x missed in v2. v1 -> v2: - Use allOf:if:then for lan966x dt properties .../bindings/mfd/atmel,sama5d2-flexcom.yaml | 65 ++++++++++++++++++- 1 file changed, 64 insertions(+), 1 deletion(-) diff --git a/Documentation/devicetree/bindings/mfd/atmel,sama5d2-flexcom.yaml b/Documentation/devicetree/bindings/mfd/atmel,sama5d2-flexcom.yaml index bfa7d340a198..568da7cb630c 100644 --- a/Documentation/devicetree/bindings/mfd/atmel,sama5d2-flexcom.yaml +++ b/Documentation/devicetree/bindings/mfd/atmel,sama5d2-flexcom.yaml @@ -18,9 +18,11 @@ properties: compatible: enum: - atmel,sama5d2-flexcom + - microchip,lan9668-flexcom reg: - maxItems: 1 + minItems: 1 + maxItems: 2 clocks: maxItems: 1 @@ -47,6 +49,27 @@ properties: $ref: /schemas/types.yaml#/definitions/uint32 enum: [1, 2, 3] + microchip,flx-shrd-pins: + description: Specify the Flexcom shared pins to be used for flexcom + chip-selects. + $ref: /schemas/types.yaml#/definitions/uint32-array + minItems: 1 + maxItems: 2 + items: + minimum: 0 + maximum: 20 + + microchip,flx-cs: + description: Flexcom chip selects. Here, value of '0' represents "cts" line + of flexcom USART or "cs0" line of flexcom SPI and value of '1' represents + "rts" line of flexcom USART or "cs1" line of flexcom SPI. + $ref: /schemas/types.yaml#/definitions/uint32-array + minItems: 1 + maxItems: 2 + items: + minimum: 0 + maximum: 1 + patternProperties: "^serial@[0-9a-f]+$": type: object @@ -74,6 +97,31 @@ required: - ranges - atmel,flexcom-mode +allOf: + - if: + properties: + compatible: + contains: + const: microchip,lan9668-flexcom + + then: + properties: + reg: + items: + - description: Flexcom base registers map + - description: Flexcom shared registers map + required: + - microchip,flx-shrd-pins + - microchip,flx-cs + + else: + properties: + reg: + items: + - description: Flexcom base registers map + microchip,flx-shrd-pins: false + microchip,flx-cs: false + additionalProperties: false examples: @@ -89,4 +137,19 @@ examples: ranges = <0x0 0xf8034000 0x800>; atmel,flexcom-mode = <2>; }; + - | + #include + + flx3: flexcom@e0064000 { + compatible = "microchip,lan9668-flexcom"; + reg = <0xe0064000 0x100>, + <0xe2004180 0x8>; + clocks = <&flx0_clk>; + #address-cells = <1>; + #size-cells = <1>; + ranges = <0x0 0xe0040000 0x800>; + atmel,flexcom-mode = <2>; + microchip,flx-shrd-pins = <9>; + microchip,flx-cs = <0>; + }; ... -- 2.25.1