Received: by 2002:a05:6359:c8b:b0:c7:702f:21d4 with SMTP id go11csp459957rwb; Sat, 17 Sep 2022 08:14:41 -0700 (PDT) X-Google-Smtp-Source: AMsMyM4PIZFkoa62OJV4/9QaWDH8q7JrSovPt7yxWRVhTIJ+oGijjUpSHfuTgOcxMIGp4dVdO2r+ X-Received: by 2002:a63:5b4f:0:b0:426:9c52:a1f with SMTP id l15-20020a635b4f000000b004269c520a1fmr8942357pgm.511.1663427681194; Sat, 17 Sep 2022 08:14:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1663427681; cv=none; d=google.com; s=arc-20160816; b=RAfs3LHk3wrtl3hU9lTZCuhOg1KB4S3x6AXADj3nKfvQPMWyXOcMUJwRMoomB7Uwcj 5WaGttA3HbTFstUfa8YIQxfI6CBIbnwsMzP6MkzizIR0UvIFlgVN7Jh6R9vL/hKj0N84 /DJA5EZ7VcgefCQeYN93Fb2J8QTo3f8+OKXkivFyCABX/2Udrgz9j/TYJb+iXi40UYuB pGeSuAK9WGD28ytbzUlU2KL/qdosKDsZ9NdRbMJPHMSQXUUPOa1HgcNgA6NJbRp+GW6X qLZgtdkz8ecUxx+PZDrA/sOxpiCpm+ChojOWyTP28X2p2jtLMr9W9+g98T+NZgvXyYX8 Uhmw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=DElSHzg2P3zm7HCmCuuPcN7qD5pHC9LTPKfdSXhoavY=; b=sgH2+fzB+SLk0cpgulSPnq3qYz7DLtbzY1lL3IzJ3aBWefnS78LFKzf1LBmi6M/ZHp BdcQQsheLYZtn/wC2aLQgBv1cgx6oapQlk8zDJ6tR9I/RindQmjZ83Daifacteg4vf6h 1HNwFwjnVPysh4uAaye+KN5sbMCK6FmWJhetDh44lVcaGhdDPa3CjDb9qv9cMpKz9kIK WiMtNhzezX0g188YzbGaXQmZrogSjXHYbzlYgWwHvF0BcTpNo8gbhnBPLk2zx2WrGl8Z ssq7LATRDo4ruvS+TxNKeeQV9ec9eZaXCTPwvwBBN50oJs9+pxNqFdz8dRbAwu6xvfrv rtUA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@lunn.ch header.s=20171124 header.b=AHEmLFWv; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id k5-20020a17090a62c500b001fd70129092si5078648pjs.15.2022.09.17.08.14.28; Sat, 17 Sep 2022 08:14:41 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@lunn.ch header.s=20171124 header.b=AHEmLFWv; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229552AbiIQPHt (ORCPT + 99 others); Sat, 17 Sep 2022 11:07:49 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:36782 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229452AbiIQPHr (ORCPT ); Sat, 17 Sep 2022 11:07:47 -0400 Received: from vps0.lunn.ch (vps0.lunn.ch [185.16.172.187]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 690052FFFC; Sat, 17 Sep 2022 08:07:46 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lunn.ch; s=20171124; h=In-Reply-To:Content-Disposition:Content-Type:MIME-Version: References:Message-ID:Subject:Cc:To:From:Date:From:Sender:Reply-To:Subject: Date:Message-ID:To:Cc:MIME-Version:Content-Type:Content-Transfer-Encoding: Content-ID:Content-Description:Content-Disposition:In-Reply-To:References; bh=DElSHzg2P3zm7HCmCuuPcN7qD5pHC9LTPKfdSXhoavY=; b=AHEmLFWvbsGXhxnVCLnGrY7n0G 7/dvW+2qSzQG2DnB/6Q0YpxjrRF+/AmcZSBawcMruVpC+/lRI7rJAJ3u5coBvFpQT8GWQqJVM6Rs+ jNTfcyb7AzGnmTV4jyjKN1ZLiCuthKmIguxcjt4u/fr4MbMGSDvjRyCRMKNQj6o9xDnU=; Received: from andrew by vps0.lunn.ch with local (Exim 4.94.2) (envelope-from ) id 1oZZPn-00GzVn-AA; Sat, 17 Sep 2022 17:07:31 +0200 Date: Sat, 17 Sep 2022 17:07:31 +0200 From: Andrew Lunn To: =?utf-8?B?QXLEsW7DpyDDnE5BTA==?= Cc: netdev , Linux ARM , "moderated list:ARM/Mediatek SoC support" , linux-kernel , Thibaut , Heiner Kallweit , Russell King , "David S. Miller" , Eric Dumazet , Jakub Kicinski , Paolo Abeni , Sean Wang , Landen Chao , DENG Qingfang , Vivien Didelot , Florian Fainelli , Vladimir Oltean , Matthias Brugger , Philipp Zabel , Sergio Paracuellos Subject: Re: Move MT7530 phy muxing from DSA to PHY driver Message-ID: References: <0e3ca573-2190-57b0-0e98-7f5b890d328e@arinc9.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_PASS,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org > > Where in the address range is the mux register? Officially, PHY > > drivers only have access to PHY registers, via MDIO. If the mux > > register is in the switch address space, it would be better if the > > switch did the mux configuration. An alternative might be to represent > > the mux in DT somewhere, and have a mux driver. > > I don't know this part very well but it's in the register for hw trap > modification which, I think, is in the switch address space. > > https://git.kernel.org/pub/scm/linux/kernel/git/netdev/net-next.git/tree/drivers/net/dsa/mt7530.c?id=1f9a6abecf538cc73635f6082677a2f4dc9c89a4#n941 > > https://git.kernel.org/pub/scm/linux/kernel/git/netdev/net-next.git/tree/drivers/net/dsa/mt7530.h?id=1f9a6abecf538cc73635f6082677a2f4dc9c89a4#n500 > > Like you said, I don't think we can move away from the DSA driver, and would > rather keep the driver do the mux configuration. > > We could change the check for phy muxing to define the phy muxing bindings > in the DSA node instead. If I understand correctly, the mdio address for > PHYs is fake, it's for the sole purpose of making the driver check if > there's request for phy muxing and which phy to mux. I'm saying this because > the MT7530 switch works fine at address 0 while also using phy0 as a slave > interface. > > A property could be introduced on the DSA node for the MT7530 DSA driver: > > mdio { > #address-cells = <1>; > #size-cells = <0>; > > switch@0 { > compatible = "mediatek,mt7530"; > reg = <0>; > > reset-gpios = <&pio 33 0>; > > core-supply = <&mt6323_vpa_reg>; > io-supply = <&mt6323_vemc3v3_reg>; > > mt7530,mux-phy = <&sw0_p0>; > > ethernet-ports { > #address-cells = <1>; > #size-cells = <0>; > > sw0_p0: port@0 { > reg = <0>; > }; > }; > }; > }; > > This would also allow using the phy muxing feature with any ethernet mac. > Currently, phy muxing check wants the ethernet mac to be gmac1 of a MediaTek > SoC. However, on a standalone MT7530, the switch can be wired to any SoC's > ethernet mac. > > For the port which is set for PHY muxing, do not bring it as a slave > interface, just do the phy muxing operation. > > Do not fail because there's no CPU port (ethernet property) defined when > there's only one port defined and it's set for PHY muxing. > > I don't know if the ethernet mac needs phy-handle defined in this case. From mediatek,mt7530.yaml: Port 5 modes/configurations: 1. Port 5 is disabled and isolated: An external phy can interface to the 2nd GMAC of the SOC. In the case of a build-in MT7530 switch, port 5 shares the RGMII bus with 2nd GMAC and an optional external phy. Mind the GPIO/pinctl settings of the SOC! 2. Port 5 is muxed to PHY of port 0/4: Port 0/4 interfaces with 2nd GMAC. It is a simple MAC to PHY interface, port 5 needs to be setup for xMII mode and RGMII delay. 3. Port 5 is muxed to GMAC5 and can interface to an external phy. Port 5 becomes an extra switch port. Only works on platform where external phy TX<->RX lines are swapped. Like in the Ubiquiti ER-X-SFP. 4. Port 5 is muxed to GMAC5 and interfaces with the 2nd GAMC as 2nd CPU port. Currently a 2nd CPU port is not supported by DSA code. So this mux has a scope bigger than the switch, it also affects one of the SoCs MACs. The phy-handle should have all the information you need, but it is scattered over multiple locations. It could be in switch port 5, or it could be in the SoC GMAC node. Although the mux is in the switches address range, could you have a tiny driver using that address range. Have this tiny driver export a function to set the mux. Both the GMAC and the DSA driver make use of the function, which should be enough to force the tiny driver to load first. The GMAC and the DSA driver can then look at there phy-handle, and determine how the mux should be set. The GMAC should probably do that before register_netdev. The DSA driver before it registers the switch with the DSA core. Does that solve all your ordering issues? By using the phy-handle, you don't need any additional properties, so backwards compatibility should not be a problem. You can change driver code as much as you want, but ABI like DT is fixed. Andrew