Received: by 2002:a05:6359:c8b:b0:c7:702f:21d4 with SMTP id go11csp742053rwb; Sat, 17 Sep 2022 14:11:54 -0700 (PDT) X-Google-Smtp-Source: AMsMyM48YeSFKZRi5GqqfIOAmN0Ru6EYdPxUdT42XpXUx8htPmCByACcmJtMj2tl184RcTg2sQwY X-Received: by 2002:a17:907:1612:b0:780:34ac:befb with SMTP id hb18-20020a170907161200b0078034acbefbmr7620685ejc.315.1663449114463; Sat, 17 Sep 2022 14:11:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1663449114; cv=none; d=google.com; s=arc-20160816; b=OWjCCa4I8ZAYN8z7Zz3zofyWG01dZrHk2dZAza2nr9voY4I3GpiQtlKogtHYRZtiPW 401idQdlGl9UXQ4n32paEwAxf4oRlIo45xRFLQdl3GLT4yRLl28MSC17bx1HkPMfxgjq XjQiri5dcENE4ElZQbo86T0HfkVH5OkL6k7ugomOeFQR0LG+amOpjXV16oSWG7Z0ZPiw 85bkGVDUmtExhIaFQvwNbDX/J2fUeh3Eg2ddD8n0VwijYxmFETlJD8/CoIsRRPZJixL8 CDmtYIBH3JVVUtHYRIJU7pvn3fz4gW9P0EFRGhS0ToVz9p6lFBgP6kih78h7snDESYsM 1u5w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=9YIO1xn+fn0pEdORyI6ZVzJss9chfnXEZqLxDdOO0yM=; b=NBCgbr8ebk5GRldZDD/0aZmXvE2JiaUgc5/k9TAL9//1wfx39ru2O1wkO+G3wyaf/0 f2PpywJTj8omXiQI49DXpHIRKFCcucX5TWyvjAicWaCTKgqXvdVxdQrcQPEbP3ohy0nJ RjjABhYHPP0diUNeMdLU94+rXCw/ODvGAPLEkGG68M7i+289PONbzjlsvmthBZmfzU1U mfv5IQ6IxzIH/bxz+7fwm4Zepp0QxrlwZLvL1ttznYBsqlT8S7uy2RlR9wCkaebSF7XX Vhu3ErLy4beeI4yjUklwdundBylV0dpaMSoUVdLQBEQCb9II1bUjS8JyGBv9sJOJsykP Usmw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=OMWu6UPm; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id w18-20020a056402071200b004515a474d26si5181039edx.83.2022.09.17.14.11.28; Sat, 17 Sep 2022 14:11:54 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=OMWu6UPm; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229608AbiIQVJg (ORCPT + 99 others); Sat, 17 Sep 2022 17:09:36 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:57598 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229471AbiIQVJb (ORCPT ); Sat, 17 Sep 2022 17:09:31 -0400 Received: from mail-il1-x12d.google.com (mail-il1-x12d.google.com [IPv6:2607:f8b0:4864:20::12d]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 00884BBF; Sat, 17 Sep 2022 14:09:29 -0700 (PDT) Received: by mail-il1-x12d.google.com with SMTP id l16so13038186ilj.2; Sat, 17 Sep 2022 14:09:29 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date; bh=9YIO1xn+fn0pEdORyI6ZVzJss9chfnXEZqLxDdOO0yM=; b=OMWu6UPmNahpQX1ejahei0pBNgLLXxXFz+K0j5ex8Czs1CpPkNgEf99OjSdV6tyk0a jxIN2oKkxK8fVDPzKi5FxK+R5GG/q+xn/PHYB2w0941KnTLUNHcgg0tXNT/Pbidckkn4 hHW85gziE828fC01z+yJjSxbJQw+CtCP+Wu+crP2RCPjT5w+MTeoLsvxhJfQtOjX8+cy PPLyZEF3Guvt16d6cK7z16xuDkSUr3HX0iHUB+nAwoT1zDte3vqtwJ6G+ET0T5BzyikQ vk8KiiUtfr9TbXX+5pJINSutm+gLfpM5ztNJLTaPPT6pxJG7RLERzRl4AyMCLMzwggjO ZBjQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date; bh=9YIO1xn+fn0pEdORyI6ZVzJss9chfnXEZqLxDdOO0yM=; b=Df4TcUN7Mchq8p440PaeqvcbOamO+fgixD+QtRidGTvSw6oiJlKZU5BXDZlj/kBjuU 9XaIoike/mOhRhMVVMq358sk/98GC7toz5GJP4ocwr65iDAWxaHY/LmPGuy3l1KDZwwe KHAJcGTD9C+iDBCN2GGwkeWaBXy6GeOCUBf8yZjNuXitZvOkK8zIb5SXZdytTtp7Hf94 i0VZrHd2gpSp8mzoE/0T4GoZr89s4LPFft+BXNUBe9hlPbr5+Tpupkx48dGyrrCIzOPt aHRWr6cdZo1rpYiHCVVv0fkHQHlXG/oc2ysyerjXC7wUyHR7FREezIOhCVBgEhxbwdUI 413w== X-Gm-Message-State: ACrzQf3LyN9YV2QMqWyupbW/mUF4vra7h6buD8U6TI7E63ey+6kuqomP 44OE+cwzhev6CsaEWlhigTynPkVDZ7U= X-Received: by 2002:a92:cd12:0:b0:2f5:6748:d549 with SMTP id z18-20020a92cd12000000b002f56748d549mr688025iln.222.1663448969132; Sat, 17 Sep 2022 14:09:29 -0700 (PDT) Received: from localhost ([2607:fea8:a2e2:2d00::2542]) by smtp.gmail.com with UTF8SMTPSA id b8-20020a05660214c800b006883f9641bbsm8941859iow.19.2022.09.17.14.09.27 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Sat, 17 Sep 2022 14:09:28 -0700 (PDT) From: Richard Acayan To: linux-arm-msm@vger.kernel.org Cc: Andy Gross , Bjorn Andersson , Konrad Dybcio , Linus Walleij , Rob Herring , Krzysztof Kozlowski , Richard Acayan , linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, ~postmarketos/upstreaming@lists.sr.ht Subject: [PATCH v2 1/3] dt-bindings: pinctrl: qcom: add sdm670 pinctrl Date: Sat, 17 Sep 2022 17:09:13 -0400 Message-Id: <20220917210915.194840-2-mailingradian@gmail.com> X-Mailer: git-send-email 2.37.3 In-Reply-To: <20220917210915.194840-1-mailingradian@gmail.com> References: <20220917210915.194840-1-mailingradian@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM, RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org There is a new driver for the Snapdragon 670 TLMM (Top-Level Mode Multiplexer). Document it. Adapted from qcom,sm6350-pinctrl.yaml in the same directory at commit c09acbc499e8 ("dt-bindings: pinctrl: use pinctrl.yaml"). Signed-off-by: Richard Acayan --- .../bindings/pinctrl/qcom,sdm670-tlmm.yaml | 135 ++++++++++++++++++ 1 file changed, 135 insertions(+) create mode 100644 Documentation/devicetree/bindings/pinctrl/qcom,sdm670-tlmm.yaml diff --git a/Documentation/devicetree/bindings/pinctrl/qcom,sdm670-tlmm.yaml b/Documentation/devicetree/bindings/pinctrl/qcom,sdm670-tlmm.yaml new file mode 100644 index 000000000000..3b6c381a2148 --- /dev/null +++ b/Documentation/devicetree/bindings/pinctrl/qcom,sdm670-tlmm.yaml @@ -0,0 +1,135 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pinctrl/qcom,sdm670-tlmm.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm Technologies, Inc. SDM670 TLMM block + +maintainers: + - Richard Acayan + +description: | + This binding describes the Top Level Mode Multiplexer (TLMM) block found + in the SDM670 platform. + +allOf: + - $ref: "pinctrl.yaml#" + - $ref: /schemas/pinctrl/qcom,tlmm-common.yaml# + +properties: + compatible: + const: qcom,sdm670-tlmm + + reg: + maxItems: 1 + + interrupts: true + interrupt-controller: true + '#interrupt-cells': true + gpio-controller: true + gpio-reserved-ranges: true + '#gpio-cells': true + gpio-ranges: true + wakeup-parent: true + +required: + - compatible + - reg + +additionalProperties: false + +patternProperties: + '-state$': + oneOf: + - $ref: "#/$defs/qcom-sdm670-tlmm-state" + - patternProperties: + "-pins$": + $ref: "#/$defs/qcom-sdm670-tlmm-state" + additionalProperties: false + +$defs: + qcom-sdm670-tlmm-state: + type: object + description: + Pinctrl node's client devices use subnodes for desired pin configuration. + Client device subnodes use below standard properties. + + properties: + pins: + description: + List of gpio pins affected by the properties specified in this + subnode. + items: + oneOf: + - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-4][0-9])$" + - enum: [ ufs_reset, sdc1_rclk, sdc1_clk, sdc1_cmd, sdc1_data, + sdc2_clk, sdc2_cmd, sdc2_data ] + minItems: 1 + maxItems: 36 + + function: + description: + Specify the alternative function to be configured for the specified + pins. + + enum: [ adsp_ext, agera_pll, atest_char, atest_tsens, atest_tsens2, atest_usb1, atest_usb10, + atest_usb11, atest_usb12, atest_usb13, atest_usb2, atest_usb20, atest_usb21, + atest_usb22, atest_usb23, cam_mclk, cci_async, cci_i2c, cci_timer0, cci_timer1, + cci_timer2, cci_timer3, cci_timer4, copy_gp, copy_phase, dbg_out, ddr_bist, + ddr_pxi0, ddr_pxi1, ddr_pxi2, ddr_pxi3, edp_hot, edp_lcd, gcc_gp1, gcc_gp2, gcc_gp3, + gp_pdm0, gp_pdm1, gp_pdm2, gpio, gps_tx, jitter_bist, ldo_en, ldo_update, + lpass_slimbus, m_voc, mdp_vsync, mdp_vsync0, mdp_vsync1, mdp_vsync2, mdp_vsync3, + mss_lte, nav_pps, pa_indicator, pci_e0, pci_e1, phase_flag, pll_bist, pll_bypassnl, + pll_reset, pri_mi2s, pri_mi2s_ws, prng_rosc, qdss_cti, qdss, qlink_enable, + qlink_request, qua_mi2s, qup0, qup1, qup10, qup11, qup12, qup13, qup14, qup15, qup2, + qup3, qup4, qup5, qup6, qup7, qup8, qup9, qup_l4, qup_l5, qup_l6, sdc4_clk, + sdc4_cmd, sdc4_data, sd_write, sec_mi2s, ter_mi2s, tgu_ch0, tgu_ch1, tgu_ch2, + tgu_ch3, tsif1_clk, tsif1_data, tsif1_en, tsif1_error, tsif1_sync, tsif2_clk, + tsif2_data, tsif2_en, tsif2_error, tsif2_sync, uim1_clk, uim1_data, uim1_present, + uim1_reset, uim2_clk, uim2_data, uim2_present, uim2_reset, uim_batt, usb_phy, vfr_1, + vsense_trigger, wlan1_adc0, wlan1_adc1, wlan2_adc0, wlan2_adc1, wsa_clk, wsa_data, ] + + + bias-disable: true + bias-pull-down: true + bias-pull-up: true + drive-strength: true + input-enable: true + output-high: true + output-low: true + + required: + - pins + + allOf: + - $ref: "qcom,tlmm-common.yaml#/$defs/qcom-tlmm-state" + - if: + properties: + pins: + pattern: "^gpio([0-9]|[1-9][0-9]|1[0-4][0-9])$" + then: + required: + - function + + additionalProperties: false + +examples: + - | + #include + pinctrl@3400000 { + compatible = "qcom,sdm670-tlmm"; + reg = <0x03400000 0x300000>; + interrupts = ; + gpio-controller; + #gpio-cells = <2>; + interrupt-controller; + #interrupt-cells = <2>; + gpio-ranges = <&tlmm 0 0 151>; + + qup-i2c9-state { + pins = "gpio6", "gpio7"; + function = "qup9"; + }; + }; +... -- 2.37.3