Received: by 2002:a05:6359:c8b:b0:c7:702f:21d4 with SMTP id go11csp4761174rwb; Tue, 20 Sep 2022 20:26:26 -0700 (PDT) X-Google-Smtp-Source: AMsMyM6j8FiqHxW9EUbuCN2UuJy0cTojD935E7Yah39fpzhcPXbvR9qXZRPzzrkF3ioyDeu1dewW X-Received: by 2002:a17:903:234c:b0:177:f6dd:847d with SMTP id c12-20020a170903234c00b00177f6dd847dmr2754422plh.118.1663730786360; Tue, 20 Sep 2022 20:26:26 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1663730786; cv=none; d=google.com; s=arc-20160816; b=YJ1HgcZejFpSn7UUWJUQgFunsOk4EbUJ/1iLhjkHON/vBssUBGZ2a8qAK6ywuN6FpB f9p4U6dmg/Blqo9pbtTsk66hqnA/zWXpeTLfVkyjNrO5zY0PccOV4xB3mJpsAYrNPnrr ZyGaRMAR469ObG+ebfYYx8PZiBLodRBVK681kOlo7FRYcVz7Jd3+s2taFd+yCp1c1CVx EfKgE3BmXasHgWroGcuS8DXlFZrh9TKc/A4ejJFj0NhsqNRxhRYb59+3WA8fysd7cPCG Hu6RLH8cBqwzOiRDVSBKXgAteoX8ChU5O7tsLStZeGIyZsx77g8v6MSeyTc8E0i9VALK J0xA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=y2al6hjZb8dqRZ9ZTNFs31cv/SPNzLg+OmGkDoiB1Mc=; b=XYp/XAXjKw6K+/wmPKt42rgHSeuMcaJ1y4SadDGjwd5vW3S8QQpKK/evfpQwP7tySG G0ISkf0w6Q0/moAYZZ9YD5hs7sGoMuvSp9UQDn+Ngpvn7Donx/pk7/Z1ZDgpE5idOV5G XPsnLXDUuVAGN0nKNz0PsoQXgPOkb924zJ7s3c3peByRjDSg6PLhQdmZ1s2pK5C6kFzA VtDwKwz3d7q9w6OyVZRatvg815T9DJfMXLTW1s1UledjX3FzLIwer7pKdsjpbIyk4Co6 PbyHd1SVVYYp/8l1bRxUBZv64DgaEiXiNYi6ijPdyigr+/TVFZi4pPDRFwEQyPzFfB9j oRSA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=bfcEVE51; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id lp1-20020a17090b4a8100b00202e104e63csi1694602pjb.97.2022.09.20.20.26.15; Tue, 20 Sep 2022 20:26:26 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=bfcEVE51; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230525AbiIUDP1 (ORCPT + 99 others); Tue, 20 Sep 2022 23:15:27 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42544 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230368AbiIUDOH (ORCPT ); Tue, 20 Sep 2022 23:14:07 -0400 Received: from lelv0143.ext.ti.com (lelv0143.ext.ti.com [198.47.23.248]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 9DB337E337; Tue, 20 Sep 2022 20:14:06 -0700 (PDT) Received: from fllv0034.itg.ti.com ([10.64.40.246]) by lelv0143.ext.ti.com (8.15.2/8.15.2) with ESMTP id 28L3E2Ox049781; Tue, 20 Sep 2022 22:14:02 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1663730042; bh=y2al6hjZb8dqRZ9ZTNFs31cv/SPNzLg+OmGkDoiB1Mc=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=bfcEVE51XSLNEODtO5AlMOD8ZjzF5FYO5fMWtLU/qOR8I1p7Y7UHTmhhRgjMPD0aD rNJMXqiCtBL1CqGy3QrB3qGFrSBi6jtWJCfPfuHY/LerX/B2Jc4IFvtjMCgloyciEs bS9ogOGxOMXlxO7J/p2zMt/UbU2LVKzy4obMyNIw= Received: from DLEE100.ent.ti.com (dlee100.ent.ti.com [157.170.170.30]) by fllv0034.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 28L3E24I118124 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Tue, 20 Sep 2022 22:14:02 -0500 Received: from DLEE102.ent.ti.com (157.170.170.32) by DLEE100.ent.ti.com (157.170.170.30) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2507.6; Tue, 20 Sep 2022 22:14:02 -0500 Received: from fllv0040.itg.ti.com (10.64.41.20) by DLEE102.ent.ti.com (157.170.170.32) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2507.6 via Frontend Transport; Tue, 20 Sep 2022 22:14:02 -0500 Received: from localhost (ileaxei01-snat2.itg.ti.com [10.180.69.6]) by fllv0040.itg.ti.com (8.15.2/8.15.2) with ESMTP id 28L3Dx3N063245; Tue, 20 Sep 2022 22:14:01 -0500 From: Matt Ranostay To: , , CC: , , Subject: [PATCH v3 9/9] arm64: dts: ti: k3-j721s2-common-proc-board: Enable PCIe Date: Tue, 20 Sep 2022 20:13:27 -0700 Message-ID: <20220921031327.4135-10-mranostay@ti.com> X-Mailer: git-send-email 2.38.0.rc0.52.gdda7228a83 In-Reply-To: <20220921031327.4135-1-mranostay@ti.com> References: <20220921031327.4135-1-mranostay@ti.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Aswath Govindraju x1 lane PCIe slot in the common processor board is enabled and connected to J721S2 SOM. Add PCIe DT node in common processor board to reflect the same. Signed-off-by: Aswath Govindraju Signed-off-by: Vignesh Raghavendra --- .../boot/dts/ti/k3-j721s2-common-proc-board.dts | 14 ++++++++++++++ 1 file changed, 14 insertions(+) diff --git a/arch/arm64/boot/dts/ti/k3-j721s2-common-proc-board.dts b/arch/arm64/boot/dts/ti/k3-j721s2-common-proc-board.dts index cb99a97af426..793ee77838f4 100644 --- a/arch/arm64/boot/dts/ti/k3-j721s2-common-proc-board.dts +++ b/arch/arm64/boot/dts/ti/k3-j721s2-common-proc-board.dts @@ -428,6 +428,20 @@ flash@0{ }; }; +&pcie1_rc { + reset-gpios = <&exp1 2 GPIO_ACTIVE_HIGH>; + phys = <&serdes0_pcie_link>; + phy-names = "pcie-phy"; + num-lanes = <1>; +}; + +&pcie1_ep { + phys = <&serdes0_pcie_link>; + phy-names = "pcie-phy"; + num-lanes = <1>; + status = "disabled"; +}; + &mcu_mcan0 { pinctrl-names = "default"; pinctrl-0 = <&mcu_mcan0_pins_default>; -- 2.37.2