Received: by 2002:a05:6359:c8b:b0:c7:702f:21d4 with SMTP id go11csp398242rwb; Thu, 22 Sep 2022 00:50:23 -0700 (PDT) X-Google-Smtp-Source: AMsMyM5WEpT5s0ul17QcC/jCtmEHxGgb1PfK2+2z/MGWtoyQ00QBSqQt326vn6PzFsmt9wLL0ZLb X-Received: by 2002:a17:90b:3811:b0:202:9e26:bc00 with SMTP id mq17-20020a17090b381100b002029e26bc00mr2345525pjb.223.1663833023097; Thu, 22 Sep 2022 00:50:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1663833023; cv=none; d=google.com; s=arc-20160816; b=obdhnx64fOkSl3e6/6KoLkjxrbuT9zj1AfCTu7pMHX9sa9iXfpJuqx0rxptUIryf+R VuDBnLWtVKHfma++d2si61shFX113OlWn8sjE+Zsle5iP+J9//hNmCgFbBhK3Sjq+95v 9NXHabxHglJRkeoQuZNtiG8bAYMBMXGqv2pPXUtd4bDe0W7j4Bx6H0YPyMwyCWTJmL2E karBhMFSnSYtNccXPWjbkQ8kuaTF+oovUs1AzfPUaIjEGrLWXQp06dwJxH3ecMWcZISq 73/JLiwrZIIzjyODB7+b7g0/ew3uoF0SrG0RUSNUlThKAIdOQXNSLviB3za3kLJMoOgV qAZA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=3nuqawZO/oysx683uHs52mHGHfy7Wf+8CTWtHYZPslY=; b=jM5GHRv2bUooet0V9tA+1hSTEjzLUMicSV0sVnb+idlG8WkcCWNyKg0bgDhbols5ql gS5nby5s2NLkOqD1fZVtBqGG475z5m1xOfutieZ2zmWXOeccpNm98Wfg7j4/BajpDtJJ QPWtMXmGgWXFkCQv/ReGhA/HI90RApLw9mKI+A+pB3rRuaL9oaqEOWikJE+FjwiOG8IC OokjnwrzIMgQalo4MzdzumSW8D8oRfT585avR+3u7xS7VCADE3FajNL+wbz9UWykyy+S EvLEd7V+yiXXtR9LEMy6XmC+NvVdEpbz9Xmr1jE6+NWtdUL/3cTphM91moxKn6KwrVIz f9UA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mediatek.com header.s=dk header.b=cTfbohB2; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=mediatek.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id by3-20020a056a00400300b00537ee52f4e7si5149662pfb.140.2022.09.22.00.50.10; Thu, 22 Sep 2022 00:50:23 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@mediatek.com header.s=dk header.b=cTfbohB2; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231187AbiIVHaG (ORCPT + 99 others); Thu, 22 Sep 2022 03:30:06 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55334 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231133AbiIVH3r (ORCPT ); Thu, 22 Sep 2022 03:29:47 -0400 Received: from mailgw01.mediatek.com (unknown [60.244.123.138]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0B08C61DAA for ; Thu, 22 Sep 2022 00:29:44 -0700 (PDT) X-UUID: c69c8cd534b04496a4f5a91931bacf51-20220922 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=mediatek.com; s=dk; h=Content-Type:MIME-Version:References:In-Reply-To:Message-ID:Date:Subject:CC:To:From; bh=3nuqawZO/oysx683uHs52mHGHfy7Wf+8CTWtHYZPslY=; b=cTfbohB2B1ima4diY8dB265PlT0Je0MrT4JpJNbjXPVUPlE3ZUzhKLENsZElVi/wpeWob89jUUVglwla36nGdlSnMXY70Xdn/AuyKGDW1DPZjyYOUI2hay3CPaNPyYavi1gxYzsjPMZiypZOJ2fGtCeCUzXoXeUj4HVnnFoQ30Q=; X-CID-P-RULE: Release_Ham X-CID-O-INFO: VERSION:1.1.11,REQID:df199a26-b779-46fd-946b-ff1fb805673a,IP:0,U RL:0,TC:0,Content:-25,EDM:0,RT:0,SF:95,FILE:0,BULK:0,RULE:Release_Ham,ACTI ON:release,TS:70 X-CID-INFO: VERSION:1.1.11,REQID:df199a26-b779-46fd-946b-ff1fb805673a,IP:0,URL :0,TC:0,Content:-25,EDM:0,RT:0,SF:95,FILE:0,BULK:0,RULE:Spam_GS981B3D,ACTI ON:quarantine,TS:70 X-CID-META: VersionHash:39a5ff1,CLOUDID:a5a5a706-1cee-4c38-b21b-a45f9682fdc0,B ulkID:220922152940IA7ZNPK4,BulkQuantity:0,Recheck:0,SF:28|17|19|48|823|824 ,TC:nil,Content:0,EDM:-3,IP:nil,URL:0,File:nil,Bulk:nil,QS:nil,BEC:nil,COL :0 X-UUID: c69c8cd534b04496a4f5a91931bacf51-20220922 Received: from mtkmbs10n1.mediatek.inc [(172.21.101.34)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 1036245463; Thu, 22 Sep 2022 15:29:38 +0800 Received: from mtkcas10.mediatek.inc (172.21.101.39) by mtkmbs10n1.mediatek.inc (172.21.101.34) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.2.792.15; Thu, 22 Sep 2022 15:29:36 +0800 Received: from mszsdaap41.gcn.mediatek.inc (10.16.6.141) by mtkcas10.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Thu, 22 Sep 2022 15:29:36 +0800 From: To: , , , , , , , CC: , , , , , , Xinlei Lee Subject: [PATCH v7,3/3] drm: mediatek: Add mt8186 dpi compatible to Date: Thu, 22 Sep 2022 15:29:24 +0800 Message-ID: <1663831764-18169-4-git-send-email-xinlei.lee@mediatek.com> X-Mailer: git-send-email 2.6.4 In-Reply-To: <1663831764-18169-1-git-send-email-xinlei.lee@mediatek.com> References: <1663831764-18169-1-git-send-email-xinlei.lee@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N X-Spam-Status: No, score=-2.0 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_MSPIKE_H2,SPF_HELO_PASS, SPF_PASS,UNPARSEABLE_RELAY,URIBL_CSS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Xinlei Lee Add the compatible because use edge_cfg_in_mmsys in mt8186. Signed-off-by: Xinlei Lee --- drivers/gpu/drm/mediatek/mtk_dpi.c | 21 +++++++++++++++++++++ drivers/gpu/drm/mediatek/mtk_drm_drv.c | 2 ++ 2 files changed, 23 insertions(+) diff --git a/drivers/gpu/drm/mediatek/mtk_dpi.c b/drivers/gpu/drm/mediatek/mtk_dpi.c index bd1870a8504a..2fcf7a61c340 100644 --- a/drivers/gpu/drm/mediatek/mtk_dpi.c +++ b/drivers/gpu/drm/mediatek/mtk_dpi.c @@ -941,6 +941,24 @@ static const struct mtk_dpi_conf mt8183_conf = { .csc_enable_bit = CSC_ENABLE, }; +static const struct mtk_dpi_conf mt8186_conf = { + .cal_factor = mt8183_calculate_factor, + .reg_h_fre_con = 0xe0, + .max_clock_khz = 150000, + .output_fmts = mt8183_output_fmts, + .num_output_fmts = ARRAY_SIZE(mt8183_output_fmts), + .edge_cfg_in_mmsys = true, + .pixels_per_iter = 1, + .is_ck_de_pol = true, + .swap_input_support = true, + .support_direct_pin = true, + .dimension_mask = HPW_MASK, + .hvsize_mask = HSIZE_MASK, + .channel_swap_shift = CH_SWAP, + .yuv422_en_bit = YUV422_EN, + .csc_enable_bit = CSC_ENABLE, +}; + static const struct mtk_dpi_conf mt8192_conf = { .cal_factor = mt8183_calculate_factor, .reg_h_fre_con = 0xe0, @@ -1091,6 +1109,9 @@ static const struct of_device_id mtk_dpi_of_ids[] = { { .compatible = "mediatek,mt8183-dpi", .data = &mt8183_conf, }, + { .compatible = "mediatek,mt8186-dpi", + .data = &mt8186_conf, + }, { .compatible = "mediatek,mt8192-dpi", .data = &mt8192_conf, }, diff --git a/drivers/gpu/drm/mediatek/mtk_drm_drv.c b/drivers/gpu/drm/mediatek/mtk_drm_drv.c index 546b79412815..3d32fbc66ac1 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_drv.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_drv.c @@ -646,6 +646,8 @@ static const struct of_device_id mtk_ddp_comp_dt_ids[] = { .data = (void *)MTK_DPI }, { .compatible = "mediatek,mt8183-dpi", .data = (void *)MTK_DPI }, + { .compatible = "mediatek,mt8186-dpi", + .data = (void *)MTK_DPI }, { .compatible = "mediatek,mt8192-dpi", .data = (void *)MTK_DPI }, { .compatible = "mediatek,mt8195-dp-intf", -- 2.18.0