Received: by 2002:a05:6359:c8b:b0:c7:702f:21d4 with SMTP id go11csp462381rwb; Mon, 26 Sep 2022 01:02:54 -0700 (PDT) X-Google-Smtp-Source: AMsMyM4JHU1WXERjtkRAtL503U1ymsnisJNka+9JmHpJLzTtSv2YQhgEDWdEg15TpYZKzBiV/Hct X-Received: by 2002:a17:902:e951:b0:178:93cf:3ebe with SMTP id b17-20020a170902e95100b0017893cf3ebemr20762548pll.74.1664179374674; Mon, 26 Sep 2022 01:02:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1664179374; cv=none; d=google.com; s=arc-20160816; b=0rYz1/jWSQNIvjDlGOgYFWgIuIzMTl8MR0pJYvZzBqMKcyaIWr2TGzop2y31HA6a3J FcMbVtW5ImynjYin7y+fx+SV7LZIseWWwjIo+IZlODZam0V1ykkLha93bM5lDZOXQvrt g9QCgSn5CG9ycgEEjCrNBWcZYxvG/WK/LHFw5YhqAKSKbVpuT9dDtFe4pBbxi3GQ6i3Y /QrWOQv/s9JthvYWJPl70oh2sIXyfPWRWmA73dG5280sod5SBeyNFxn7NVC6c3M0RGcc u9olQAJ9Br7vUNMmeLvc8Zxo2W4frKaCKR58ASFSqMvYv5keTEjZZOFiF0g3Hl5/xq8/ AukA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=hYiK81Qr4X+Xc1KVKB2PA5sweSbnNOwIQ+6Jxm5DZSU=; b=K/6Yxs+cen2BGA2D/XwbxtKbEzuFSN+Nrks3kHKJIGYs6lO554zWXy/0y741gzBqNL hbOvhiVL4jjgl9v4eVM29aYVEptKTWiF3bgYhoXSvTEBFDaEYniWrtMommWHj2Dvhwri y0UI8ifGJ+OM0pqlYEA6+9BVOdlBp+A97aanM+Jhgc/EjLCcJWWVVnGBsRLhvFKdB/1C rw70McNCjynDo004YmWxNqCmKgff3A6LOTIC7vopbwnIaEhvAdLsN1M0G1M+QQD4UxKp /ri5bMs10v7nH1WOBRJ5VTFWy7h3Dcb89OwA4ptWh3p9V2qRKwXhEVa31pRRkGiYvKJp oIVQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id e10-20020a17090ac20a00b001f54cedede2si10774522pjt.13.2022.09.26.01.02.42; Mon, 26 Sep 2022 01:02:54 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232973AbiIZHAv (ORCPT + 99 others); Mon, 26 Sep 2022 03:00:51 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48928 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233813AbiIZHAJ (ORCPT ); Mon, 26 Sep 2022 03:00:09 -0400 Received: from inva021.nxp.com (inva021.nxp.com [92.121.34.21]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4ACDC14005; Mon, 26 Sep 2022 00:00:06 -0700 (PDT) Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id BD30D207341; Mon, 26 Sep 2022 09:00:04 +0200 (CEST) Received: from aprdc01srsp001v.ap-rdc01.nxp.com (aprdc01srsp001v.ap-rdc01.nxp.com [165.114.16.16]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 6C1C920735B; Mon, 26 Sep 2022 09:00:04 +0200 (CEST) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by aprdc01srsp001v.ap-rdc01.nxp.com (Postfix) with ESMTP id B79C71820F5B; Mon, 26 Sep 2022 15:00:02 +0800 (+08) From: Richard Zhu To: vkoul@kernel.org, p.zabel@pengutronix.de, l.stach@pengutronix.de, bhelgaas@google.com, lorenzo.pieralisi@arm.com, robh@kernel.org, shawnguo@kernel.org, alexander.stein@ew.tq-group.com, marex@denx.de, richard.leitner@linux.dev Cc: linux-phy@lists.infradead.org, devicetree@vger.kernel.org, linux-pci@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kernel@pengutronix.de, linux-imx@nxp.com, Richard Zhu Subject: [PATCH v9 2/4] phy: freescale: imx8m-pcie: Refine register definitions Date: Mon, 26 Sep 2022 14:41:01 +0800 Message-Id: <1664174463-13721-3-git-send-email-hongxing.zhu@nxp.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1664174463-13721-1-git-send-email-hongxing.zhu@nxp.com> References: <1664174463-13721-1-git-send-email-hongxing.zhu@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP X-Spam-Status: No, score=-4.2 required=5.0 tests=BAYES_00,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org No function changes, refine PHY register definitions. - Keep align with other CMN PHY registers, refine the definitions of PHY_CMN_REG75. - Remove two BIT definitions that are not used at all. Signed-off-by: Richard Zhu Signed-off-by: Lucas Stach Tested-by: Marek Vasut Tested-by: Richard Leitner Tested-by: Alexander Stein Reviewed-by: Lucas Stach --- drivers/phy/freescale/phy-fsl-imx8m-pcie.c | 11 ++++------- 1 file changed, 4 insertions(+), 7 deletions(-) diff --git a/drivers/phy/freescale/phy-fsl-imx8m-pcie.c b/drivers/phy/freescale/phy-fsl-imx8m-pcie.c index ad7d2edfc414..2377ed307b53 100644 --- a/drivers/phy/freescale/phy-fsl-imx8m-pcie.c +++ b/drivers/phy/freescale/phy-fsl-imx8m-pcie.c @@ -31,12 +31,10 @@ #define IMX8MM_PCIE_PHY_CMN_REG065 0x194 #define ANA_AUX_RX_TERM (BIT(7) | BIT(4)) #define ANA_AUX_TX_LVL GENMASK(3, 0) -#define IMX8MM_PCIE_PHY_CMN_REG75 0x1D4 -#define PCIE_PHY_CMN_REG75_PLL_DONE 0x3 +#define IMX8MM_PCIE_PHY_CMN_REG075 0x1D4 +#define ANA_PLL_DONE 0x3 #define PCIE_PHY_TRSV_REG5 0x414 -#define PCIE_PHY_TRSV_REG5_GEN1_DEEMP 0x2D #define PCIE_PHY_TRSV_REG6 0x418 -#define PCIE_PHY_TRSV_REG6_GEN2_DEEMP 0xF #define IMX8MM_GPR_PCIE_REF_CLK_SEL GENMASK(25, 24) #define IMX8MM_GPR_PCIE_REF_CLK_PLL FIELD_PREP(IMX8MM_GPR_PCIE_REF_CLK_SEL, 0x3) @@ -131,9 +129,8 @@ static int imx8_pcie_phy_init(struct phy *phy) reset_control_deassert(imx8_phy->reset); /* Polling to check the phy is ready or not. */ - ret = readl_poll_timeout(imx8_phy->base + IMX8MM_PCIE_PHY_CMN_REG75, - val, val == PCIE_PHY_CMN_REG75_PLL_DONE, - 10, 20000); + ret = readl_poll_timeout(imx8_phy->base + IMX8MM_PCIE_PHY_CMN_REG075, + val, val == ANA_PLL_DONE, 10, 20000); return ret; } -- 2.25.1