Received: by 2002:a05:6359:c8b:b0:c7:702f:21d4 with SMTP id go11csp820263rwb; Tue, 27 Sep 2022 05:14:28 -0700 (PDT) X-Google-Smtp-Source: AMsMyM6xTBpzeOaRf4Yz+ORhU5NhrSNqG54BI48IZLUWPiiTPXdxlPkcBy4xSgQoJnWMvToMGhPg X-Received: by 2002:a17:907:9807:b0:785:d09f:ade2 with SMTP id ji7-20020a170907980700b00785d09fade2mr1800828ejc.149.1664280868541; Tue, 27 Sep 2022 05:14:28 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1664280868; cv=none; d=google.com; s=arc-20160816; b=dzGFczzEaSaW/SixjjB0/UXWYIRKgNlO3J3v4Z9XuUyHNp22JUannq1g95PnX+S8qm gBX+9yKiPK42kdXVTiNqfOr3p7+AvBW+Matb0UuhhPXW4pYyMLY8uoYCzb1pp6g1BM17 fGVdq/XP9r5TnWYx/60FAPzDwSWSUpYrto+/ML5QdOWcsla5CwWb6V+4YXUFxm3SG7nQ Hk0pQ51RGy6Hd9G9MDmEelhD6J2Tnx9/n9tmBjMVWEVYECE45g1NPTDBGhXwbOQYfZMA I6Yvd1mTbBayMdTOpC0qcDLuC7uqzaBjtDw325xnzeaF3lqdxVpTXsfLN+3jOq4+rtf2 bDbA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=9jD9j+2sSykw8LzbpKLLxSrjjNagp+KvO6Jp8VMFE7I=; b=Ypvr+cZOHTF1eq5nAi5HruOcnUmZ8RMk1DIU1NQbpTAhZ0GjnGRKFYiDYg7RzloVC8 it8S5B0nS26lPtyq5OoGL7E5TIbdV4jcY7FtHTi+7Q/PnfaiMQJ6vclDF7jAB29c6lLx FMpB/dye2JRXHCpT33/0wywyaIIs/K+dRjpWmqmsrH+uopHEfi4XmIvEn3uUgd68HHv9 P6Dvj9EqCNgSOPG2TjiGJWtj2WEtIokx0rMuFT1OTQ9ho3xZ40axiFAAWEsVnqySKs8P fyw3B21/q+QRvWpjmUzjoc7odlMhWHTbrzo+OC9cCTT6aEMIKXJOJaexlFhVKPehKs6y N+Hg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=J47ivqtq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id g26-20020a170906395a00b0073d9ea386d4si907790eje.983.2022.09.27.05.14.02; Tue, 27 Sep 2022 05:14:28 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=J47ivqtq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230394AbiI0LUr (ORCPT + 99 others); Tue, 27 Sep 2022 07:20:47 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:45130 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231956AbiI0LUN (ORCPT ); Tue, 27 Sep 2022 07:20:13 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.154.123]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id CDE5D6B161; Tue, 27 Sep 2022 04:19:58 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1664277599; x=1695813599; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=3HA1yaWXJ5JYhDrqsKuM6J4dWhwzZGgY3RcmKz1LDWc=; b=J47ivqtqh5MLoGBpg0/RIGalUqXY9/ms7wdAqgFlzXNGHqC5h0wcgU9B Merm0UMaZOkkjhnHvXXARpGFkDEvUACO6kI1KmWOZYIMksrXx1BUusE8R rRoJ6+SH7hxEyenWSBttVkjxx9SoZXeWUSFQFjCeSV2MYwLPaSvdYzy5a 98ekHCywDykkZ07iFBNe2uGhZ5W6lsbTZdc/Xg3sL+JV8H7KsAf3uHA3b 3gzzyDTcbVE+E5SBMFh+6xsUq9V8aRDd4xWd6IXGhVyH5v6TIyUFNBaA1 2x9lvs35WZn5GHeRmm/qERLJ9jUolHd7LQ4LuM9PZV5G52yjAEnIBravQ g==; X-IronPort-AV: E=Sophos;i="5.93,349,1654585200"; d="scan'208";a="179094331" Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa2.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 27 Sep 2022 04:19:57 -0700 Received: from chn-vm-ex02.mchp-main.com (10.10.85.144) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.12; Tue, 27 Sep 2022 04:19:56 -0700 Received: from wendy.microchip.com (10.10.115.15) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server id 15.1.2507.12 via Frontend Transport; Tue, 27 Sep 2022 04:19:54 -0700 From: Conor Dooley To: Rob Herring , Krzysztof Kozlowski , Conor Dooley , Daire McNamara , Shravan Chippa CC: Paul Walmsley , Palmer Dabbelt , Albert Ou , Cyril Jean , Lewis Hanly , Vattipalli Praveen , Wolfgang Grandegger , Hugh Breslin , , , Subject: [PATCH v6 00/11] New PolarFire SoC devkit devicetrees & 22.09 reference design updates Date: Tue, 27 Sep 2022 12:19:12 +0100 Message-ID: <20220927111922.3602838-1-conor.dooley@microchip.com> X-Mailer: git-send-email 2.37.3 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Spam-Status: No, score=-4.5 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Resending with an extra patch making some more memory map changes that are to be introduced in the v2022.10 reference design. Since the v2022.10 and v2022.09 reference designs both indepedently break backwards compat, v2022.09 is not compatible with <= v2022.05 and v2022.10 is not compatible with v2022.09, I am doing the jump directly to v2022.10 rather than putting an intermediate step at v2022.09. I did not drop Krzysztof's Ack on patch 1 as s/09/10 has no impact on the correctness of the binding. --8<--- Hey all, Some 6.1 targeted changes here. Firstly, two new dev kits (one first-party & one from Aries Embedded). They've been sitting in our vendor tree, so are being sent where they belong. Secondly, another release of our reference design for the Icicle kit is due in September. Usually these do not really change much for the devicetree, but this time around a pair of changes impact the memory map. The first of these is adding dma-ranges to the pcie controller. The controller had some issues to begin with & with the current reference design (v2022.05) would not work with mainline Linux nor has it since reference design v2021.08. A combination of the property, a change to the FPGA design & a small fix to the driver will get it working with mainline again. The other non-backwards compatible change to the reference design is moves of the peripherals instantiated in the fabric. Currently they are fairly spread out & a common complaint has been that this leaves little room in the fic3 section of the memory map for custom peripherals without removing the existing ones. This series depends on [0] so as not to add dtbs_check warnings. The fabric clock support is added by [1]. Thanks, Conor. Changes since v5: - swap v2022.09 for v2022.10 in the binding - add a patch with the v2022.10 memory map changes Changes since v4: - fix the incompatible interrupts on m100pfsevp Changes since v3: - add an extra patch reducing the fic3 clock rate Changes since v2: - drop the sd & emmc versions of the aries devicetree - remove a extra newline Changes since v1: - made the polarberry part of an enum in patch 1 0 - https://lore.kernel.org/linux-gpio/20220825143522.3102546-1-conor.dooley@microchip.com/ 1 - https://lore.kernel.org/linux-clk/20220824093342.187844-1-conor.dooley@microchip.com/ Conor Dooley (9): dt-bindings: riscv: microchip: document icicle reference design dt-bindings: riscv: microchip: document the aries m100pfsevp riscv: dts: microchip: add pci dma ranges for the icicle kit riscv: dts: microchip: move the mpfs' pci node to -fabric.dtsi riscv: dts: microchip: icicle: update pci address properties riscv: dts: microchip: icicle: re-jig fabric peripheral addresses riscv: dts: microchip: reduce the fic3 clock rate riscv: dts: microchip: add a devicetree for aries' m100pfsevp riscv: dts: microchip: update memory configuration for v2022.10 Shravan Chippa (1): dt-bindings: riscv: microchip: document the sev kit Vattipalli Praveen (1): riscv: dts: microchip: add sevkit device tree .../devicetree/bindings/riscv/microchip.yaml | 20 +- arch/riscv/boot/dts/microchip/Makefile | 2 + .../dts/microchip/mpfs-icicle-kit-fabric.dtsi | 43 ++++- .../boot/dts/microchip/mpfs-icicle-kit.dts | 18 +- .../dts/microchip/mpfs-m100pfs-fabric.dtsi | 45 +++++ .../boot/dts/microchip/mpfs-m100pfsevp.dts | 179 ++++++++++++++++++ .../dts/microchip/mpfs-polarberry-fabric.dtsi | 29 +++ .../dts/microchip/mpfs-sev-kit-fabric.dtsi | 45 +++++ .../riscv/boot/dts/microchip/mpfs-sev-kit.dts | 145 ++++++++++++++ arch/riscv/boot/dts/microchip/mpfs.dtsi | 30 --- 10 files changed, 511 insertions(+), 45 deletions(-) create mode 100644 arch/riscv/boot/dts/microchip/mpfs-m100pfs-fabric.dtsi create mode 100644 arch/riscv/boot/dts/microchip/mpfs-m100pfsevp.dts create mode 100644 arch/riscv/boot/dts/microchip/mpfs-sev-kit-fabric.dtsi create mode 100644 arch/riscv/boot/dts/microchip/mpfs-sev-kit.dts -- 2.37.3