Received: by 2002:a05:6359:c8b:b0:c7:702f:21d4 with SMTP id go11csp1202796rwb; Wed, 28 Sep 2022 14:56:37 -0700 (PDT) X-Google-Smtp-Source: AMsMyM4oTUjCLs3pTIyZyx7pYHuNbb4Id7SLMibfvE+PL0F4SXU8bqlwt3YStGWAqffz1VvfpYz0 X-Received: by 2002:a05:6a00:10c4:b0:542:a69c:fe9a with SMTP id d4-20020a056a0010c400b00542a69cfe9amr171835pfu.6.1664402197657; Wed, 28 Sep 2022 14:56:37 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1664402197; cv=none; d=google.com; s=arc-20160816; b=M8ksXicuFGoWEwmPwFQP7w8nr1CXaaIqldf8egNhma1lzunnnGTT1m2uOhD9f3MS2E inAUqbf7LyXRAc6piJdga8a046uwvDPAoRZlVq2tQ3k9rJIgtZJfIgwdAyov8F2HFKKk m6u+WdPVPkXAKcEABdT5zjrwWlP5YD+jQFa+N7GsI0aiGq/soLyvNpnACr/X/tP3mUZ8 TgJs8j2bKq/VMXAORFx62qHSJg4uk+mOlAEJUiE1zAsW2zMs7r2tJRd3yfBi2dv01gSh aSQO4q+HiTaRtVRbTMpuLn5zuxffZuIj/ZYh+EYpRn82H46T6zdArm4yr3NuELUGTTFG F+mQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-transfer-encoding :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:dkim-signature; bh=/zyKlyAZCn9k2rE3ogXszTNrMnlUosjsH8JqGPCAqko=; b=0bby/5quDsmBAMyHmbufzoZJa6gVweiuKYWyWrQGM5Yqq+tjot5RFzfGivyZhwq6bL js/6q7qDWR0UOqAVa2rhaanRaHeF/O57ukTWeROIPtIVT/msnq/0LdW+wsIYANiAHhW6 eD7J/pCpas+8T82c985u/FQITWIitxgKpBmHZUyFPmQe7InqR8pLtbH054mCUWyHZnAu +CDNus6V1dtdb+yHEHTuXgmGAXRAajvHOIT0AyAMimQzeSbsAmPUkTo/zfeNea5QXgrF kfM1MJoJAR3kEtmyOn5v9Q0JSM6tDOCSAysisWr++/GdfjybxaVOx2v2PX+eAonoN1g7 Bfdw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=oCJKGZ9f; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id u13-20020a056a00098d00b0052dd9f10a47si4274607pfg.363.2022.09.28.14.56.25; Wed, 28 Sep 2022 14:56:37 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=oCJKGZ9f; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234714AbiI1VTc (ORCPT + 99 others); Wed, 28 Sep 2022 17:19:32 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:36366 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234778AbiI1VTM (ORCPT ); Wed, 28 Sep 2022 17:19:12 -0400 Received: from dfw.source.kernel.org (dfw.source.kernel.org [139.178.84.217]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D0ECD1CB1C for ; Wed, 28 Sep 2022 14:16:08 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id A43A261FDD for ; Wed, 28 Sep 2022 21:16:07 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 0DCDDC433D6; Wed, 28 Sep 2022 21:16:03 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1664399767; bh=XPqVBE0eLvQ/jwxT+hOoeHfZUfF4B2+ln1da84bH8xs=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=oCJKGZ9f+s+oXw2xdh8Joa2DFlOzRdI401Mtvn+FZjF+Vu6ZMvQDyUMs7s5XtlYTS yoIUAGYUEotl3z/BrRvczOdH+xX18jVENz8T+t+igpupXp2cQ1N6j5CbKkygn70/fZ znoegeVU/KBYipbfrRyNin/47hOggnshfUSSpPvfWx86UDquePPhKhK7X3YHsW33y1 kSQ+6n5CSdQffV9TdChJtuRYD/nBdKl4tAhp5yEP6EPvequQZLyITyi3C8r0vtd8/S BVLtizwNXIm1nP/nUU0iXKuIgTuCHJt+32czPqMIN6p6HR84wIYJF+r8SgQR3dSa/F SqMRiFMXUfTow== Date: Wed, 28 Sep 2022 22:16:01 +0100 From: Conor Dooley To: Atish Patra Cc: Heiko Stuebner , Conor Dooley , Jessica Clarke , Palmer Dabbelt , linux-riscv , Samuel Holland , Albert Ou , Anup Patel , Atish Patra , Dao Lu , Guo Ren , Jisheng Zhang , Paul Walmsley , linux-kernel@vger.kernel.org Subject: Re: [PATCH] riscv: Fix build with CONFIG_CC_OPTIMIZE_FOR_SIZE=y Message-ID: References: <20220922060958.44203-1-samuel@sholland.org> <2546376.ElGaqSPkdT@phil> <2E96A836-764D-4D07-AB79-3861B9CC2B1F@jrtc27.com> <13396584.uLZWGnKmhe@phil> MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline Content-Transfer-Encoding: 8bit In-Reply-To: X-Spam-Status: No, score=-7.2 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, Sep 28, 2022 at 12:21:55AM -0700, Atish Patra wrote: > On Sat, Sep 24, 2022 at 4:15 PM Conor Dooley wrote: > > > > On Fri, Sep 23, 2022 at 11:01:28AM -0700, Atish Patra wrote: > > > On Fri, Sep 23, 2022 at 12:18 AM Heiko Stuebner wrote: > > > > > > > > Hi, > > > > > > > > Am Donnerstag, 22. September 2022, 17:52:46 CEST schrieb Jessica Clarke: > > > > > On 22 Sept 2022, at 16:45, Heiko Stuebner wrote: > > > > > > > > > > > > Am Donnerstag, 22. September 2022, 08:09:58 CEST schrieb Samuel Holland: > > > > > >> commit 8eb060e10185 ("arch/riscv: add Zihintpause support") broke > > > > > >> building with CONFIG_CC_OPTIMIZE_FOR_SIZE enabled (gcc 11.1.0): > > > > > >> > > > > > >> CC arch/riscv/kernel/vdso/vgettimeofday.o > > > > > >> In file included from : > > > > > >> ./arch/riscv/include/asm/jump_label.h: In function 'cpu_relax': > > > > > >> ././include/linux/compiler_types.h:285:33: warning: 'asm' operand 0 probably does not match constraints > > > > > >> 285 | #define asm_volatile_goto(x...) asm goto(x) > > > > > >> | ^~~ > > > > > >> ./arch/riscv/include/asm/jump_label.h:41:9: note: in expansion of macro 'asm_volatile_goto' > > > > > >> 41 | asm_volatile_goto( > > > > > >> | ^~~~~~~~~~~~~~~~~ > > > > > >> ././include/linux/compiler_types.h:285:33: error: impossible constraint in 'asm' > > > > > >> 285 | #define asm_volatile_goto(x...) asm goto(x) > > > > > >> | ^~~ > > > > > >> ./arch/riscv/include/asm/jump_label.h:41:9: note: in expansion of macro 'asm_volatile_goto' > > > > > >> 41 | asm_volatile_goto( > > > > > >> | ^~~~~~~~~~~~~~~~~ > > > > > >> make[1]: *** [scripts/Makefile.build:249: arch/riscv/kernel/vdso/vgettimeofday.o] Error 1 > > > > > >> make: *** [arch/riscv/Makefile:128: vdso_prepare] Error 2 > > > > > >> > > > > > >> Having a static branch in cpu_relax() is problematic because that > > > > > >> function is widely inlined, including in some quite complex functions > > > > > >> like in the VDSO. A quick measurement shows this static branch is > > > > > >> responsible by itself for around 40% of the jump table. > > > > > >> > > > > > >> Drop the static branch, which ends up being the same number of > > > > > >> instructions anyway. If Zihintpause is supported, we trade the nop from > > > > > >> the static branch for a div. If Zihintpause is unsupported, we trade the > > > > > >> jump from the static branch for (what gets interpreted as) a nop. > > > > > >> > > > > > >> Fixes: 8eb060e10185 ("arch/riscv: add Zihintpause support") > > > > > >> Signed-off-by: Samuel Holland > > > > > >> --- > > > > > >> > > > > > >> arch/riscv/include/asm/hwcap.h | 3 --- > > > > > >> arch/riscv/include/asm/vdso/processor.h | 25 ++++++++++--------------- > > > > > >> 2 files changed, 10 insertions(+), 18 deletions(-) > > > > > >> > > > > > >> diff --git a/arch/riscv/include/asm/hwcap.h b/arch/riscv/include/asm/hwcap.h > > > > > >> index 6f59ec64175e..b21d46e68386 100644 > > > > > >> --- a/arch/riscv/include/asm/hwcap.h > > > > > >> +++ b/arch/riscv/include/asm/hwcap.h > > > > > >> @@ -68,7 +68,6 @@ enum riscv_isa_ext_id { > > > > > >> */ > > > > > >> enum riscv_isa_ext_key { > > > > > >> RISCV_ISA_EXT_KEY_FPU, /* For 'F' and 'D' */ > > > > > >> - RISCV_ISA_EXT_KEY_ZIHINTPAUSE, > > > > > >> RISCV_ISA_EXT_KEY_MAX, > > > > > >> }; > > > > > >> > > > > > >> @@ -88,8 +87,6 @@ static __always_inline int riscv_isa_ext2key(int num) > > > > > >> return RISCV_ISA_EXT_KEY_FPU; > > > > > >> case RISCV_ISA_EXT_d: > > > > > >> return RISCV_ISA_EXT_KEY_FPU; > > > > > >> - case RISCV_ISA_EXT_ZIHINTPAUSE: > > > > > >> - return RISCV_ISA_EXT_KEY_ZIHINTPAUSE; > > > > > >> default: > > > > > >> return -EINVAL; > > > > > >> } > > > > > >> diff --git a/arch/riscv/include/asm/vdso/processor.h b/arch/riscv/include/asm/vdso/processor.h > > > > > >> index 1e4f8b4aef79..789bdb8211a2 100644 > > > > > >> --- a/arch/riscv/include/asm/vdso/processor.h > > > > > >> +++ b/arch/riscv/include/asm/vdso/processor.h > > > > > >> @@ -4,30 +4,25 @@ > > > > > >> > > > > > >> #ifndef __ASSEMBLY__ > > > > > >> > > > > > >> -#include > > > > > >> #include > > > > > >> -#include > > > > > >> > > > > > >> static inline void cpu_relax(void) > > > > > >> { > > > > > >> - if (!static_branch_likely(&riscv_isa_ext_keys[RISCV_ISA_EXT_KEY_ZIHINTPAUSE])) { > > > > > >> #ifdef __riscv_muldiv > > > > > >> - int dummy; > > > > > >> - /* In lieu of a halt instruction, induce a long-latency stall. */ > > > > > >> - __asm__ __volatile__ ("div %0, %0, zero" : "=r" (dummy)); > > > > > >> + int dummy; > > > > > >> + /* In lieu of a halt instruction, induce a long-latency stall. */ > > > > > >> + __asm__ __volatile__ ("div %0, %0, zero" : "=r" (dummy)); > > > > > >> #endif > > > > > >> - } else { > > > > > >> - /* > > > > > >> - * Reduce instruction retirement. > > > > > >> - * This assumes the PC changes. > > > > > >> - */ > > > > > >> + /* > > > > > >> + * Reduce instruction retirement. > > > > > >> + * This assumes the PC changes. > > > > > >> + */ > > > > > >> #ifdef __riscv_zihintpause > > > > > >> - __asm__ __volatile__ ("pause"); > > > > > >> + __asm__ __volatile__ ("pause"); > > > > > >> #else > > > > > >> - /* Encoding of the pause instruction */ > > > > > >> - __asm__ __volatile__ (".4byte 0x100000F"); > > > > > >> + /* Encoding of the pause instruction */ > > > > > >> + __asm__ __volatile__ (".4byte 0x100000F"); > > > > > >> #endif > > > > > > > > > > > > hmm, though before this part of the code was only ever accessed > > > > > > when the zhintpause extension was really available on the running > > > > > > machine while now the pause instruction is called every time. > > > > > > > > > > > > So I'm just wondering, can't this run into some "illegal instruction" > > > > > > thingy on machines not supporting the extension? > > > > > > > > > > No. The encoding for pause was deliberately chosen to be one of the > > > > > “useless” encodings of fence, with the hope that existing > > > > > microarchitectures might take a while to execute it and thus it would > > > > > still function as a slow-running instruction. It’s somewhat > > > > > questionable whether the div is even needed, the worst that happens is > > > > > cpu_relax isn’t very relaxed and you spin a bit faster. Any > > > > > implementations where that’s true probably also don’t have fancy > > > > > clock/power management anyway, and div isn’t going to be a low-power > > > > > operation so the only real effect is likely hammering on contended > > > > > atomics a bit more, and who cares about that on the low core count > > > > > systems we have today. > > > > > > > > thanks a lot for that explanation, which made things a lot clearer. > > > > > > > > So as you said, dropping the div part might make the function even smaller, > > > > though somehow part of me would want to add some sort of comment to > > > > the function for when the next developer stumbles over the unconditional > > > > use of pause :-) . > > > > > > > > > > I agree. If that's what microarch will do, we can drop div altogether. > > > Though microarch may be treated as nop even if it is undesirable. > > > IIRC, the div was introduced for the rocket chip which would induce a > > > long latency stall with div instruction (zero as operands). > > > > > > Does any other core or newer rocket chip actually induce a latency > > > stall with div instruction ? > > > If not, it is equivalent to NOP as well. We can definitely remove the div. > > > The only cores affected will be the older rocket core. > > > > > > Tagging some folks to understand what their core does. > > > > > > @Paul Walmsley @Guo Ren @Conor Dooley ? > > > > I am no microarch expert by _any_ stretch of the imagination, but > > from a quick experiment it looks like the u54s on PolarFire SoC behave > > in the same way, and div w/ zero operands does in fact take significantly > > longer than regular division (looks to be about 3x). > > > > Thanks. Do you have any data on how much the "pause" instruction takes. So these numbers you may consider as being pulled out of a magic hat as all I am doing is reading the counters from userspace and there is some variance etc. Plus the fact that I just started hacking at some existing code I had lying around as I'm pretty snowed under at the moment. Doing the following takes about 70 cycles on both a PolarFire SoC and an unmatched: long divisor = 2, dividend = 100000, dest; asm("div %0, zero, zero" : "=r" (dest)); and equates to: sd a5,-48(s0) div a5,zero,zero Clocking in at about 40 cycles is some actual divisions, I just did the following a dozen times, doing a trivial computation: long divisor = 2, dividend = 100000, dest; asm("div %0, %1, %2" : "=r" (dividend) : "r" (dividend), "r" (divisor)) ie, a load of the following: sd a5,-48(s0) ld a5,-48(s0) ld a4,-40(s0) div a5,a5,a4 So clearly the div w/ zero args makes a difference... On PolarFire SoC, `0x100000F` takes approx 6 cycles. On my unmatched, it takes approx 40. Again, I just had an asm block & called the instruction a number times and took the average - here it was 48 times. Take the actual numbers with a fist full of salt, but at least the relative numbers should be of some use to you. Hope that's somewhat helpful, maybe next week I can do something a little more useful for you... Conor. > I understand that it is not available in these cores. Just wanted to > understand if microarchitecture > actually takes a while executing the useless encoding as pointed out by Jessica. > > If that's the case, we can remove the div instruction altogether. > Otherwise, this patch will cause some performance regression > for existing SoC (HiFive unleashed has the same core. Not sure about > unmatched though). > This needs to be documented at least. > > > Hope that's helpful, > > Conor. > > > > (I just did a quick check of what pretty much amounted to a bunch of > > div a5,zero,zero in a row versus div a5,a5,a5) > > > > > > > > (Please add anybody who may have an insight to execution flow on > > > existing Linux capable cores) > > > > > > > > > > > Heiko > > > > > > > > > > > > > > > > _______________________________________________ > > > > linux-riscv mailing list > > > > linux-riscv@lists.infradead.org > > > > http://lists.infradead.org/mailman/listinfo/linux-riscv > > > > > > > > > > > > -- > > > Regards, > > > Atish > > > > > > _______________________________________________ > > > linux-riscv mailing list > > > linux-riscv@lists.infradead.org > > > http://lists.infradead.org/mailman/listinfo/linux-riscv > > > > -- > Regards, > Atish > > _______________________________________________ > linux-riscv mailing list > linux-riscv@lists.infradead.org > http://lists.infradead.org/mailman/listinfo/linux-riscv