Received: by 2002:a05:6359:c8b:b0:c7:702f:21d4 with SMTP id go11csp972302rwb; Sat, 1 Oct 2022 12:11:21 -0700 (PDT) X-Google-Smtp-Source: AMsMyM7b/KtwyFA+r3iFH+s8/6+y1HXNjhmGzPNaZxKeHOZKH4aDK99Vg58C4Q5BbRGa1nfJHrlD X-Received: by 2002:a17:90b:4a43:b0:202:7706:73d7 with SMTP id lb3-20020a17090b4a4300b00202770673d7mr4442740pjb.137.1664651481010; Sat, 01 Oct 2022 12:11:21 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1664651481; cv=none; d=google.com; s=arc-20160816; b=QvNkTNs014WPORmpR2vWCEJe827qC+ySFjPrMCnkgkXINRsCyMrZVkB5SZB2YLMi0+ +LjGjA8wjjGCDw+RMIX9qxkG2DRW1tbwNrkqaMS0CAt1Q+bPOMev/LKmTkruE27YwmoZ XxTTJ9V/4yE+7Z81F0Mwcbod7S9rK8y8jU8mB3fpkAx3Bw2BMoVJ73c8xllLNRxS2rLe iEv2h/C20G7rA3QPN1y/FRZOhA/79hiaRu6epUL5EZhizqBCJpWKPsIBTEqNA2mfnr49 IkAaOZRu2e2qvSfRR8XEf2jWm8+h0lFZOyEfosF/Eo2rk43tUAfznJG9XzT/Dbp/85Uj T4dw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=BRYjeg/C6duAZwTvoco1JuueWeypmq/feK9+qqifux4=; b=MelrKVgZMXOWqBCqkBYljqi/F0ds5b8txV0GHVVzeAsr0Yf/nUUmo9k4vTkKCjgF2N yR9ezWBh0eYqR9K0p3VNgi4Ihgf4UOb98Pq3nmlmyh4yoFi99qInQrMw0LGEnjHClLby q8uXWoemaQVgP9RPGehePVngYpo1RyDL68b2xO+2XSW4XJw4WuIWigsj5whuL3WtL5yY pcgYhwb0CrBlBjbqdALnOXLfSYL1Vgxa5r1Dd5E/QpPoj6T0XcHslTuUUnwOzIcsfGBg 9IsVjQnA0XWbdLm8OamHdxRP+583SPwB3Wubc7f2S4qYciRN+Lnq5LJUk9UqEGW/MDd0 Xzdw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id 17-20020a631651000000b00434aafc3109si6481959pgw.288.2022.10.01.12.11.09; Sat, 01 Oct 2022 12:11:20 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229665AbiJATIj (ORCPT + 99 others); Sat, 1 Oct 2022 15:08:39 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33580 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229663AbiJATIc (ORCPT ); Sat, 1 Oct 2022 15:08:32 -0400 Received: from m-r1.th.seeweb.it (m-r1.th.seeweb.it [IPv6:2001:4b7a:2000:18::170]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id E4B3D3AB1C for ; Sat, 1 Oct 2022 12:08:29 -0700 (PDT) Received: from localhost.localdomain (94-209-172-39.cable.dynamic.v4.ziggo.nl [94.209.172.39]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (2048 bits) server-digest SHA256) (No client certificate requested) by m-r1.th.seeweb.it (Postfix) with ESMTPSA id 6F37420377; Sat, 1 Oct 2022 21:08:27 +0200 (CEST) From: Marijn Suijten To: phone-devel@vger.kernel.org, Rob Clark , Dmitry Baryshkov , Vinod Koul Cc: ~postmarketos/upstreaming@lists.sr.ht, AngeloGioacchino Del Regno , Konrad Dybcio , Martin Botka , Jami Kettunen , Marijn Suijten , David Airlie , Daniel Vetter , Abhinav Kumar , Sean Paul , Thomas Zimmermann , Javier Martinez Canillas , Alex Deucher , Douglas Anderson , Vladimir Lypak , dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, freedreno@lists.freedesktop.org Subject: [PATCH 4/5] drm/msm/dpu1: Account for DSC's bits_per_pixel having 4 fractional bits Date: Sat, 1 Oct 2022 21:08:06 +0200 Message-Id: <20221001190807.358691-5-marijn.suijten@somainline.org> X-Mailer: git-send-email 2.37.3 In-Reply-To: <20221001190807.358691-1-marijn.suijten@somainline.org> References: <20221001190807.358691-1-marijn.suijten@somainline.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,SPF_HELO_NONE, SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org According to the comment this DPU register contains the bits per pixel as a 6.4 fractional value, conveniently matching the contents of bits_per_pixel in struct drm_dsc_config which also uses 4 fractional bits. However, the downstream source this implementation was copy-pasted from has its bpp field stored _without_ fractional part. This makes the entire convoluted math obsolete as it is impossible to pull those 4 fractional bits out of thin air, by somehow trying to reuse the lowest 2 bits of a non-fractional bpp (lsb = bpp % 4??). The rest of the code merely attempts to keep the integer part a multiple of 4, which is rendered useless thanks to data |= dsc->bits_per_pixel << 12; already filling up those bits anyway (but not on downstream). Fixes: c110cfd1753e ("drm/msm/disp/dpu1: Add support for DSC") Signed-off-by: Marijn Suijten --- drivers/gpu/drm/msm/disp/dpu1/dpu_hw_dsc.c | 11 ++--------- 1 file changed, 2 insertions(+), 9 deletions(-) diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_dsc.c b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_dsc.c index f2ddcfb6f7ee..3662df698dae 100644 --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_dsc.c +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_dsc.c @@ -42,7 +42,7 @@ static void dpu_hw_dsc_config(struct dpu_hw_dsc *hw_dsc, u32 initial_lines) { struct dpu_hw_blk_reg_map *c = &hw_dsc->hw; - u32 data, lsb, bpp; + u32 data; u32 slice_last_group_size; u32 det_thresh_flatness; bool is_cmd_mode = !(mode & DSC_MODE_VIDEO); @@ -56,14 +56,7 @@ static void dpu_hw_dsc_config(struct dpu_hw_dsc *hw_dsc, data = (initial_lines << 20); data |= ((slice_last_group_size - 1) << 18); /* bpp is 6.4 format, 4 LSBs bits are for fractional part */ - data |= dsc->bits_per_pixel << 12; - lsb = dsc->bits_per_pixel % 4; - bpp = dsc->bits_per_pixel / 4; - bpp *= 4; - bpp <<= 4; - bpp |= lsb; - - data |= bpp << 8; + data |= (dsc->bits_per_pixel << 8); data |= (dsc->block_pred_enable << 7); data |= (dsc->line_buf_depth << 3); data |= (dsc->simple_422 << 2); -- 2.37.3