Received: by 2002:a05:6359:c8b:b0:c7:702f:21d4 with SMTP id go11csp93344rwb; Wed, 5 Oct 2022 15:17:41 -0700 (PDT) X-Google-Smtp-Source: AMsMyM6prFIZPOaOZVrKnF7VPIZAjCloRiYgBTmT/oNa366vwYr2tlXZDpKMz5TwBa6KZn+n7wz6 X-Received: by 2002:a65:408b:0:b0:42a:55fb:60b0 with SMTP id t11-20020a65408b000000b0042a55fb60b0mr1655628pgp.431.1665008260921; Wed, 05 Oct 2022 15:17:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1665008260; cv=none; d=google.com; s=arc-20160816; b=LGiXzc2NkSA2VBXXJhE3hn/M9g8E1Xm/iiPKuVn7wCVdyO4FGQg/nJ3VgofpJv3mpl qZE8xoB+7M6Qq6Zu/aDXhA1rTv0NQi613yW/MHsggo19X0bg8r3nkKB2M0YvWFatgS2e Ea5E6suegdd9xKxdLTwvbjV2QmxHjtzQdUPOzujJKL1FMuhhXyMyuuUm15xE2M0SBch+ dN4aSCNlGaZPxVjJTmJs1bdZhnQuNs+JyD2OahAwu7Y9c64NipJcm8q5HwFEK2XJJwNp 8AKswg9IyH15F8Y58QYI54di0rzMCgYQVB8tTFERSIdR+wADP5k7LJJ3zPDk/HEVUm5Z QBdA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=bZarqMDc/6hKea1bOExuvbbOHo7DHkLG1khhfpxmIGM=; b=xnJDuOHZRJ2w9mxSh77PtK/kW+FbcqcoHzKWQvHYKt4mopofVJgU3MJaXw3qWEVOvg Hm20dnnXSV+kcrXo5lS9YVB26N5hNZcMA2GRAopT5OOv9YwUk59Uf9gxQieIlPj2YPUO GB5o72XToCXqiHSc6WaSXNrZd/0f7uEtwNvu8PIsDj+Goh1angy1Zkw8Pi1NBwt3m4Gh uxb/usaR3oxUrSGz1HcrPbT0BGIkZFiZb1ec2TTVn6GbuE9nTbnw/MLoGd1u7TqUmTDO LIjMNc4165w5PZ1CtwCcs9mDtRugnAy5jIrOBpwjOUa+xARYq9VPJzz9e4EheR3XGMBZ x87A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=igTVBe0P; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id j5-20020a170903024500b00179ec1d9eb4si19398548plh.112.2022.10.05.15.17.28; Wed, 05 Oct 2022 15:17:40 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=igTVBe0P; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229812AbiJEWNX (ORCPT + 99 others); Wed, 5 Oct 2022 18:13:23 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:39140 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229646AbiJEWM5 (ORCPT ); Wed, 5 Oct 2022 18:12:57 -0400 Received: from mail-wr1-x429.google.com (mail-wr1-x429.google.com [IPv6:2a00:1450:4864:20::429]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 6AC1983068 for ; Wed, 5 Oct 2022 15:12:55 -0700 (PDT) Received: by mail-wr1-x429.google.com with SMTP id a10so15491638wrm.12 for ; Wed, 05 Oct 2022 15:12:55 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date; bh=bZarqMDc/6hKea1bOExuvbbOHo7DHkLG1khhfpxmIGM=; b=igTVBe0Ph4Rd6sj6mhho1+l3Bd/ZU1wL9WrNVesnexi49y62F/Dv9aOLUXM+q1M/fP Mqmb4IucG1r197RdHWv51nfY8EOAUbhNjhFszTXZVOD4zBRbJkcPAYeYv410eReuEKjE 6XXW86OXgY3DgMDxwhEAEEbu0aSAE9GTNazXSyeHJkTPSSstc2yx2+ELUqgardL0rRzd irvrzxQQ6lbkxfLG+TkpdCsdF/T8ERN0K/o/BMVmwZ9Isygqo/u8Z7e8EOem8ADsUowf uuYhS3warTcovaKfqZbBlHrxWMs8qMDt8+ZHyEePdi8beOlKO+E2Kw+msj3kT8bgjK28 WS9g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date; bh=bZarqMDc/6hKea1bOExuvbbOHo7DHkLG1khhfpxmIGM=; b=5JM7BfjGO5c8zAibVT6z5OsW5xs2u6ninDUSKcNYIK0xqKwEh5y0jLPwIXiaYaYfLE xJZTHTXaTlIVXkHuF69l8huYk91kJmmgp16FyxF9ezyGBkv1GgLqtNVBAVoI/6tD775U P4RJXtyDgwR7HimPr7kWxZcNtbfVcbCWbtWiqsNI70B+iA4p2kUdWF8pDE+yXL/cJdxx RQL3VB6Hn45YuDJHIOf/JeUiPz2NyttQMSSz6nugr1kgZ7xxgmyyXGrZ0UO5SfEYbjiY S12F0nKRH9JCeNfEv8ccur4DUr29R0yRMDx/2xxTr3zPmOCdGCo6H0oemiYrGRXgJryy Bmng== X-Gm-Message-State: ACrzQf39j2AcICsDMusuiLmKcihgID24IbNejkCDJ9BsdlFjP2Jg8RsU CX5rRoeYgtt5H5eLsrVB7y5kxg== X-Received: by 2002:adf:fa05:0:b0:22e:362a:ce57 with SMTP id m5-20020adffa05000000b0022e362ace57mr1071884wrr.96.1665007974856; Wed, 05 Oct 2022 15:12:54 -0700 (PDT) Received: from rainbowdash.. (cpc152649-stkp13-2-0-cust121.10-2.cable.virginm.net. [86.15.83.122]) by smtp.gmail.com with ESMTPSA id d2-20020adffd82000000b0022e327f849fsm12184437wrr.5.2022.10.05.15.12.53 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 05 Oct 2022 15:12:54 -0700 (PDT) From: Ben Dooks To: linux-pwm@vger.kernel.org Cc: devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Lee Jones , u.kleine-koenig@pengutronix.de, Thierry Reding , Krzysztof Kozlowski , Greentime Hu , jarkko.nikula@linux.intel.com, William Salmon , Jude Onyenegecha , Ben Dooks Subject: [PATCH v5 08/10] pwm: dwc: add of/platform support Date: Wed, 5 Oct 2022 23:12:40 +0100 Message-Id: <20221005221242.470734-9-ben.dooks@sifive.com> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20221005221242.470734-1-ben.dooks@sifive.com> References: <20221005221242.470734-1-ben.dooks@sifive.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The dwc pwm controller can be used in non-PCI systems, so allow either platform or OF based probing. Signed-off-by: Ben Dooks --- v5: - fix missing " in kconfig - remove .remove method, devm already sorts this. - merge pwm-number code - split the of code out of the core - get bus clock v4: - moved the compile test code earlier - fixed review comments - used NS_PER_SEC - use devm_clk_get_enabled - ensure we get the bus clock v3: - changed compatible name fixup add pwm/Kconfig --- drivers/pwm/Kconfig | 9 +++++ drivers/pwm/Makefile | 1 + drivers/pwm/pwm-dwc-of.c | 76 ++++++++++++++++++++++++++++++++++++++++ 3 files changed, 86 insertions(+) create mode 100644 drivers/pwm/pwm-dwc-of.c diff --git a/drivers/pwm/Kconfig b/drivers/pwm/Kconfig index a9f1c554db2b..c734f58a8bfc 100644 --- a/drivers/pwm/Kconfig +++ b/drivers/pwm/Kconfig @@ -192,6 +192,15 @@ config PWM_DWC_PCI To compile this driver as a module, choose M here: the module will be called pwm-dwc-pci. +config PWM_DWC_OF + tristate "DesignWare PWM Controller (OF bus)" + depends on PWM_DWC && OF + help + PWM driver for Synopsys DWC PWM Controller on an OF bus. + + To compile this driver as a module, choose M here: the module + will be called pwm-dwc-of. + config PWM_EP93XX tristate "Cirrus Logic EP93xx PWM support" depends on ARCH_EP93XX || COMPILE_TEST diff --git a/drivers/pwm/Makefile b/drivers/pwm/Makefile index a70d36623129..d1fd1641f077 100644 --- a/drivers/pwm/Makefile +++ b/drivers/pwm/Makefile @@ -15,6 +15,7 @@ obj-$(CONFIG_PWM_CLPS711X) += pwm-clps711x.o obj-$(CONFIG_PWM_CRC) += pwm-crc.o obj-$(CONFIG_PWM_CROS_EC) += pwm-cros-ec.o obj-$(CONFIG_PWM_DWC) += pwm-dwc.o +obj-$(CONFIG_PWM_DWC_OF) += pwm-dwc-of.o obj-$(CONFIG_PWM_DWC_PCI) += pwm-dwc-pci.o obj-$(CONFIG_PWM_EP93XX) += pwm-ep93xx.o obj-$(CONFIG_PWM_FSL_FTM) += pwm-fsl-ftm.o diff --git a/drivers/pwm/pwm-dwc-of.c b/drivers/pwm/pwm-dwc-of.c new file mode 100644 index 000000000000..c5b4351cc7b0 --- /dev/null +++ b/drivers/pwm/pwm-dwc-of.c @@ -0,0 +1,76 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * DesignWare PWM Controller driver OF + * + * Copyright (C) 2022 SiFive, Inc. + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include "pwm-dwc.h" + +static int dwc_pwm_plat_probe(struct platform_device *pdev) +{ + struct device *dev = &pdev->dev; + struct dwc_pwm *dwc; + struct clk *bus; + u32 nr_pwm; + + dwc = dwc_pwm_alloc(dev); + if (!dwc) + return -ENOMEM; + + if (!device_property_read_u32(dev, "snps,pwm-number", &nr_pwm)) { + if (nr_pwm > DWC_TIMERS_TOTAL) + dev_err(dev, "too many PWMs (%d) specified, capping at %d\n", + nr_pwm, dwc->chip.npwm); + else + dwc->chip.npwm = nr_pwm; + } + + dwc->base = devm_platform_ioremap_resource(pdev, 0); + if (IS_ERR(dwc->base)) + return PTR_ERR(dwc->base); + + bus = devm_clk_get_enabled(dev, NULL); + if (IS_ERR(bus)) + return dev_err_probe(dev, PTR_ERR(bus), + "failed to get clock\n"); + + dwc->clk = devm_clk_get_enabled(dev, "timer"); + if (IS_ERR(dwc->clk)) + return dev_err_probe(dev, PTR_ERR(dwc->clk), + "failed to get timer clock\n"); + + dwc->clk_ns = NSEC_PER_SEC / clk_get_rate(dwc->clk); + return devm_pwmchip_add(dev, &dwc->chip); +} + +static const struct of_device_id dwc_pwm_dt_ids[] = { + { .compatible = "snps,dw-apb-timers-pwm2" }, + { }, +}; +MODULE_DEVICE_TABLE(of, dwc_pwm_dt_ids); + +static struct platform_driver dwc_pwm_plat_driver = { + .driver = { + .name = "dwc-pwm", + .of_match_table = dwc_pwm_dt_ids, + }, + .probe = dwc_pwm_plat_probe, +}; + +module_platform_driver(dwc_pwm_plat_driver); + +MODULE_ALIAS("platform:dwc-pwm-of"); +MODULE_AUTHOR("Ben Dooks "); +MODULE_DESCRIPTION("DesignWare PWM Controller"); +MODULE_LICENSE("GPL"); -- 2.35.1