Received: by 2002:a05:6359:c8b:b0:c7:702f:21d4 with SMTP id go11csp159472rwb; Wed, 5 Oct 2022 16:31:41 -0700 (PDT) X-Google-Smtp-Source: AMsMyM7FnSBT67Wu6FRskwNntVmrVixdWRH2m/kU+xJkUNenTEXMUKUW0kmsgt22Z2VZLvW6NifV X-Received: by 2002:a63:5d0c:0:b0:43b:a2df:858 with SMTP id r12-20020a635d0c000000b0043ba2df0858mr1892489pgb.442.1665012700810; Wed, 05 Oct 2022 16:31:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1665012700; cv=none; d=google.com; s=arc-20160816; b=u9+1XLxJ4AnAhGEE42fVT8PO57STc9fgkcjql8bqXZ1GWs06ndyU/FMgbbFtK0/7b8 EUaFyGTDw7m1oCPyLb3wi6hK1v/wZCDbPPuZQRhlm8gUbgZ0QC39tr5JCkLzVn6Yf2jM jSvKGNO2op7B+Pt8bPqYvrLEeETGlm8BHN/d7KohXzEyanX44q1pR9chStFwTcOSFuM0 8SW5cIgAXs796CQqGDr+L44bvCWz+sWO3Ka2BqqJRgTI/iMfe8bO3MHc7zDwicn75bWW wtwBSZFLVNbmNwwo/YeTE4W4mS3DHeeeM+qE/EeFam2xqtiElyvx+wWOt1w4Q+pPt8TC E4yw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=jgRj2ZCIBOPvv2vrQKP0ikzjUJMhfZt/TjHRjna0hT8=; b=YJcx6Zv+VN6XYdyFPmiaoNh3VThid+B8M67VWOEaX7B+pszq3nuAH+aNjAdrNao5rG 9/R0OVE40yZe/4D0KUWw/vtNXe3R2zcKZYvt8EBa8kiUqqdBQZK5s/Pp2B34Hwf0khLB j7taSg+0vY7z4HI+/tT5RjHtKkLotiAfSw6QyZtwnS4/5ho3UToSk/XSnr51C4DNQ0J+ fhIKQlLy06Bem0fXO04jdfC04CYUxsdEdpS6pxk1bqki4Cf0mwS33wPHJ3taqThu0ovP M7RAcbwkeckKhF5CMHLhKrQ20GFtVnDkoUWzCTca2GOhi89wU0DhMkc3lRFoqzfNIPWB No1A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=OZJj8MPp; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id b16-20020aa78110000000b0053e1d52560bsi16071636pfi.305.2022.10.05.16.31.23; Wed, 05 Oct 2022 16:31:40 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=OZJj8MPp; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229608AbiJEXEp (ORCPT + 99 others); Wed, 5 Oct 2022 19:04:45 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55520 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229644AbiJEXEl (ORCPT ); Wed, 5 Oct 2022 19:04:41 -0400 Received: from mail-pl1-x630.google.com (mail-pl1-x630.google.com [IPv6:2607:f8b0:4864:20::630]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 12ED5281 for ; Wed, 5 Oct 2022 16:04:39 -0700 (PDT) Received: by mail-pl1-x630.google.com with SMTP id d24so113969pls.4 for ; Wed, 05 Oct 2022 16:04:39 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=chromium.org; s=google; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:from:to:cc:subject:date:message-id:reply-to; bh=jgRj2ZCIBOPvv2vrQKP0ikzjUJMhfZt/TjHRjna0hT8=; b=OZJj8MPpJqsvyoDuOfDgThPOcY9022j7upMbXVbrpITsuDOZ/otUbTi8w8BzeisJjN YyGwKs5zVrVa6x1Ou1wLWXk/MdCV5yQRWTCYuCgW7Mzp8z5zxSJwXu89tv05KA5OZcir oTZ3Ctmxnx8evSj9tnWnLQooKEzSGpKzy/LOk= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=jgRj2ZCIBOPvv2vrQKP0ikzjUJMhfZt/TjHRjna0hT8=; b=F0d/MlfYC7LZHMeqPFDYpdAq/y2bNnfbxzEGZs7miME2gAQxSPG8eckrukm5iBK3ap JGygPkrqrA+EEPwnw+7dASCW8bCuDpI2frEuhJV2jZEkeOBgn3JP8wBS1L6ZeqZEormc CHDWRYw89gEH+QITxbW4P0FQXk1qKwV4tupktiAyJhdYopiuYbxGSokWtCgcTNI2qTIs dhmKP7SFAs9GSnFlIX0u5lNQ0sotkYTvTTDUMJP0Vq/NKChCivX/hHLjGqNyhYHxa5fJ In0fJTZwLcahP0EdyaTZl13cRmfboAy94GOfdaQ5+Au/ZpmHihOQNUfeVMTh8I1nH2op Z2Kg== X-Gm-Message-State: ACrzQf3Ozvdjb7bndQQdPnWC0JccC+3ChceFIYndVuEQwJLghbGdcnph iMGvQUeWhkCCMVauH40X9pWY9/hBFxBXkjKj3E9GPw== X-Received: by 2002:a17:90b:2751:b0:20a:e437:a9e8 with SMTP id qi17-20020a17090b275100b0020ae437a9e8mr7268521pjb.181.1665011078236; Wed, 05 Oct 2022 16:04:38 -0700 (PDT) Received: from arishabh.c.googlers.com.com (30.176.125.34.bc.googleusercontent.com. [34.125.176.30]) by smtp.gmail.com with ESMTPSA id y1-20020a626401000000b0053e8f4a10c1sm11403322pfb.217.2022.10.05.16.04.36 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 05 Oct 2022 16:04:37 -0700 (PDT) From: Rishabh Agrawal To: LKML Cc: biernacki@google.com, mattedavis@google.com, vaibhav.shankar@intel.com, zwisler@google.com, Rishabh Agrawal , Borislav Petkov , Dave Hansen , Feng Tang , Greg Kroah-Hartman , "H. Peter Anvin" , Ingo Molnar , Peter Zijlstra , Thomas Gleixner , x86@kernel.org Subject: [PATCH] Add hardcoded crystal clock for KabyLake Date: Wed, 5 Oct 2022 23:04:21 +0000 Message-Id: <20221005230407.1.I918ccc908c5c836c1e21e01d2cf6f59b0157bcc3@changeid> X-Mailer: git-send-email 2.38.0.rc1.362.ged0d419d3c-goog MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Set KabyLake crystal clock manually since the TSC calibration is off by 0.5%. All the tests that are based on the timer/clock will fail in this case. The HPET has been disabled by upstream due to PC10 issue causing the 3 hatch devices, dratini, jinlon, and kohaku to not calibrate the clock precisely. These 3 devices are KabyLake devices. Intel team has verified that all KBL devices have 24.0 MHz clock frequency, therefore this change is valid. Signed-off-by: Rishabh Agrawal --- arch/x86/kernel/tsc.c | 17 ++++++++++++++--- 1 file changed, 14 insertions(+), 3 deletions(-) diff --git a/arch/x86/kernel/tsc.c b/arch/x86/kernel/tsc.c index cafacb2e58cc..63a06224fa48 100644 --- a/arch/x86/kernel/tsc.c +++ b/arch/x86/kernel/tsc.c @@ -644,10 +644,21 @@ unsigned long native_calibrate_tsc(void) * Denverton SoCs don't report crystal clock, and also don't support * CPUID.0x16 for the calculation below, so hardcode the 25MHz crystal * clock. + * + * Intel KabyLake devices' clocks are off by 0.5% when using the below + * calculation, so hardcode 24.0 MHz crystal clock. */ - if (crystal_khz == 0 && - boot_cpu_data.x86_model == INTEL_FAM6_ATOM_GOLDMONT_D) - crystal_khz = 25000; + if (crystal_khz == 0) { + switch (boot_cpu_data.x86_model) { + case INTEL_FAM6_ATOM_GOLDMONT_D: + crystal_khz = 25000; + break; + case INTEL_FAM6_KABYLAKE_L: + crystal_khz = 24000; + break; + } + + } /* * TSC frequency reported directly by CPUID is a "hardware reported" -- 2.38.0.rc1.362.ged0d419d3c-goog