Received: by 2002:a05:6359:c8b:b0:c7:702f:21d4 with SMTP id go11csp1562146rwb; Fri, 7 Oct 2022 14:45:02 -0700 (PDT) X-Google-Smtp-Source: AMsMyM4YT8Bx2aatT168Oc3qWwRy/21qejFqQRF2dQ+Yx5t/BFLZLrwCEzgs6JRQfizVN9Cf3AaG X-Received: by 2002:a17:906:6a0b:b0:783:1c53:a034 with SMTP id qw11-20020a1709066a0b00b007831c53a034mr5539162ejc.496.1665179102371; Fri, 07 Oct 2022 14:45:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1665179102; cv=none; d=google.com; s=arc-20160816; b=l43qL75MEm5pAKS1uu14MIzXU+4Vx1OL6XjrRhdiS+EcB0qaGvmjhD0ERG2zeILsI+ WzF3w6tP1VABqE3iqY/q+B+O8zNRJb/MdO66hA/k2YhFdZAlqZhQtFVRRd+xnqTwf7bV kncHSxXYxKC7kZA4H2ItJlpppQ4ns3U/zW1sk8k5RxZviqvxO6kwyAjN1Fj4+VxF5NtP i45GuXphPd5guCu2SGe+/qvPOsnJcedfKQqMJTq/ZnP5pApKm81fL7akJukwgk/WRQmS I8Hc8F1CRVXRuBe+4YdIzOJfJA4GS2mUrwWIOMsyp7eNh4I9m6x9LF8Y5UxnWRJBpcvl pEfw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=GvzwwiUhpN0IgGqzoco3DknAq/naHzFvP2GgIIb57ks=; b=NYiKmiHBM9z/fusHkVa96ng6k5psquGZbozlMPbK28/LGEcakAbABdGBGArePwHZeE lDZgSeIVJiMrQKVuFuDJ1hw3BjjxdyDvSfZ36WfPk9sH6+Q7fJW7OR/ivFbRiJlrbTjL yhMuL02avgFUy1v+0gbPxKJwiI5iQ6ozFBr1kTXobcihZM3XDQ9SALcAvw4kRGV5gI6y JtIKqQZD6YYz5J0+RkIkSz9+o5Quh1+VL+z2bFcL5wCQddvHgw8nRaxzeFQ9IbJUzfei aGWMevzjkiedII07asGmW0wJbPDQc6TLE5scBUUs+CeDvvLAD5FYc+BH92+JoDV+kojP x2CA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=UOGyfizY; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id hg7-20020a1709072cc700b0073d92f83e06si3699137ejc.887.2022.10.07.14.44.22; Fri, 07 Oct 2022 14:45:02 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=UOGyfizY; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229507AbiJGVcw (ORCPT + 99 others); Fri, 7 Oct 2022 17:32:52 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:58296 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229511AbiJGVct (ORCPT ); Fri, 7 Oct 2022 17:32:49 -0400 Received: from mail-il1-x129.google.com (mail-il1-x129.google.com [IPv6:2607:f8b0:4864:20::129]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 9154789CF5; Fri, 7 Oct 2022 14:32:48 -0700 (PDT) Received: by mail-il1-x129.google.com with SMTP id 8so3155219ilj.4; Fri, 07 Oct 2022 14:32:48 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=GvzwwiUhpN0IgGqzoco3DknAq/naHzFvP2GgIIb57ks=; b=UOGyfizYclzOGE415KV8YR6mSC0fO70BFo3tv68F3PSdzCKmCdXXPUjrDbIt0fac9I q380McqDPuJzHUelf8QyYU3vGJPAXIlMCXjXLjPKPtGkkSos+OSBefp16sj8vJHK1LGg XlTJXnbAGyhdyCWBr84M/v0XMlO+XJbcv9IGK/Z3lIWEuKlXqnJNybwzYlh1CjHU3W1w rh+SHbvdKmqQyA0E2tFMP4tFWVn58tSKL3Rtfn0ZiFuFYv32/cuicQnwAsUg1y52uchU u17YMb7f0teFZU4S8rGST6DMKqVdKzOtQbJJOyclSd+gLO68kgiduk/dQ9F9KRfbTm2R oLqQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=GvzwwiUhpN0IgGqzoco3DknAq/naHzFvP2GgIIb57ks=; b=lmzGdWPuxW/bUzxn1sLeHNuQQEyTvCWw6y/5raIubaRBzTAiXNEXnrzWc/SStTgK+v hr5Iq/XUI/VY11tK6h/YrK8OKcCT7bbsjamYjQQzqnS1076s3yVY3ysHwMKBcPIw8XT/ 0kWIwn1grdQU0zljwaPgB+B25ycvxdvv0O/uZQ13xk10COi2gp+vYcmp/+0w0eCxAljN fU8Zsvaxd0ga+MhUqi1bfjyGu8pfZyMlOYSayJ2Y0FBfKiUmRGJR+6lN3khxsc0Gd28D 5ru4tMhMmQTBe7iBTVAdI2fHjfMkJPALQdeOGTmLS7nC7XdO2x6cJ0LXB73USWOxrV6N AOug== X-Gm-Message-State: ACrzQf3YQvNGM1VoDCnsbhU4K5Dy4SS4FFUlloFZwiFK6M3Mm0I2mjT4 iQbYMurAPQEpBeG7A0vgLzfFsQ6YXCExWw== X-Received: by 2002:a05:6e02:1be7:b0:2f9:b795:e298 with SMTP id y7-20020a056e021be700b002f9b795e298mr3653244ilv.117.1665178367681; Fri, 07 Oct 2022 14:32:47 -0700 (PDT) Received: from localhost ([2607:fea8:a2e2:2d00::b714]) by smtp.gmail.com with UTF8SMTPSA id k10-20020a0566022a4a00b0069e1bcbddaesm1342779iov.16.2022.10.07.14.32.46 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Fri, 07 Oct 2022 14:32:47 -0700 (PDT) From: Richard Acayan To: linux-arm-msm@vger.kernel.org Cc: Andy Gross , Bjorn Andersson , Konrad Dybcio , Linus Walleij , Rob Herring , Krzysztof Kozlowski , Richard Acayan , Lee Jones , linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, ~postmarketos/upstreaming@lists.sr.ht Subject: [PATCH v9 1/3] dt-bindings: pinctrl: qcom: add sdm670 pinctrl Date: Fri, 7 Oct 2022 17:32:39 -0400 Message-Id: <20221007213241.84962-2-mailingradian@gmail.com> X-Mailer: git-send-email 2.38.0 In-Reply-To: <20221007213241.84962-1-mailingradian@gmail.com> References: <20221007213241.84962-1-mailingradian@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM, RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org There is a new driver for the Snapdragon 670 TLMM (Top-Level Mode Multiplexer). Document it. Adapted from qcom,sm6350-pinctrl.yaml. Signed-off-by: Richard Acayan Reviewed-by: Krzysztof Kozlowski Reviewed-by: Bjorn Andersson --- .../bindings/pinctrl/qcom,sdm670-tlmm.yaml | 127 ++++++++++++++++++ 1 file changed, 127 insertions(+) create mode 100644 Documentation/devicetree/bindings/pinctrl/qcom,sdm670-tlmm.yaml diff --git a/Documentation/devicetree/bindings/pinctrl/qcom,sdm670-tlmm.yaml b/Documentation/devicetree/bindings/pinctrl/qcom,sdm670-tlmm.yaml new file mode 100644 index 000000000000..7585117c0f06 --- /dev/null +++ b/Documentation/devicetree/bindings/pinctrl/qcom,sdm670-tlmm.yaml @@ -0,0 +1,127 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pinctrl/qcom,sdm670-tlmm.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm Technologies, Inc. SDM670 TLMM block + +maintainers: + - Richard Acayan + +description: | + The Top Level Mode Multiplexer (TLMM) block found in the SDM670 platform. + +allOf: + - $ref: /schemas/pinctrl/qcom,tlmm-common.yaml# + +properties: + compatible: + const: qcom,sdm670-tlmm + + reg: + maxItems: 1 + + interrupts: true + interrupt-controller: true + "#interrupt-cells": true + gpio-controller: true + gpio-reserved-ranges: + minItems: 1 + maxItems: 75 + + "#gpio-cells": true + gpio-ranges: true + wakeup-parent: true + +required: + - compatible + - reg + +additionalProperties: false + +patternProperties: + "-state$": + oneOf: + - $ref: "#/$defs/qcom-sdm670-tlmm-state" + - patternProperties: + "-pins$": + $ref: "#/$defs/qcom-sdm670-tlmm-state" + additionalProperties: false + +$defs: + qcom-sdm670-tlmm-state: + type: object + description: + Pinctrl node's client devices use subnodes for desired pin configuration. + Client device subnodes use below standard properties. + $ref: qcom,tlmm-common.yaml#/$defs/qcom-tlmm-state + + properties: + pins: + description: + List of gpio pins affected by the properties specified in this + subnode. + items: + oneOf: + - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-4][0-9])$" + - enum: [ ufs_reset, sdc1_rclk, sdc1_clk, sdc1_cmd, sdc1_data, + sdc2_clk, sdc2_cmd, sdc2_data ] + minItems: 1 + maxItems: 36 + + function: + description: + Specify the alternative function to be configured for the specified + pins. + + enum: [ adsp_ext, agera_pll, atest_char, atest_tsens, atest_tsens2, atest_usb1, atest_usb10, + atest_usb11, atest_usb12, atest_usb13, atest_usb2, atest_usb20, atest_usb21, + atest_usb22, atest_usb23, cam_mclk, cci_async, cci_i2c, cci_timer0, cci_timer1, + cci_timer2, cci_timer3, cci_timer4, copy_gp, copy_phase, dbg_out, ddr_bist, + ddr_pxi0, ddr_pxi1, ddr_pxi2, ddr_pxi3, edp_hot, edp_lcd, gcc_gp1, gcc_gp2, gcc_gp3, + gp_pdm0, gp_pdm1, gp_pdm2, gpio, gps_tx, jitter_bist, ldo_en, ldo_update, + lpass_slimbus, m_voc, mdp_vsync, mdp_vsync0, mdp_vsync1, mdp_vsync2, mdp_vsync3, + mss_lte, nav_pps, pa_indicator, pci_e0, pci_e1, phase_flag, pll_bist, pll_bypassnl, + pll_reset, pri_mi2s, pri_mi2s_ws, prng_rosc, qdss_cti, qdss, qlink_enable, + qlink_request, qua_mi2s, qup0, qup1, qup10, qup11, qup12, qup13, qup14, qup15, qup2, + qup3, qup4, qup5, qup6, qup7, qup8, qup9, qup_l4, qup_l5, qup_l6, sdc4_clk, + sdc4_cmd, sdc4_data, sd_write, sec_mi2s, ter_mi2s, tgu_ch0, tgu_ch1, tgu_ch2, + tgu_ch3, tsif1_clk, tsif1_data, tsif1_en, tsif1_error, tsif1_sync, tsif2_clk, + tsif2_data, tsif2_en, tsif2_error, tsif2_sync, uim1_clk, uim1_data, uim1_present, + uim1_reset, uim2_clk, uim2_data, uim2_present, uim2_reset, uim_batt, usb_phy, vfr_1, + vsense_trigger, wlan1_adc0, wlan1_adc1, wlan2_adc0, wlan2_adc1, wsa_clk, wsa_data, ] + + + bias-disable: true + bias-pull-down: true + bias-pull-up: true + drive-strength: true + input-enable: true + output-high: true + output-low: true + + required: + - pins + + additionalProperties: false + +examples: + - | + #include + pinctrl@3400000 { + compatible = "qcom,sdm670-tlmm"; + reg = <0x03400000 0x300000>; + interrupts = ; + gpio-controller; + #gpio-cells = <2>; + interrupt-controller; + #interrupt-cells = <2>; + gpio-ranges = <&tlmm 0 0 151>; + + qup-i2c9-state { + pins = "gpio6", "gpio7"; + function = "qup9"; + }; + }; +... -- 2.38.0