Received: by 2002:a05:6358:1087:b0:cb:c9d3:cd90 with SMTP id j7csp1322204rwi; Mon, 10 Oct 2022 14:46:36 -0700 (PDT) X-Google-Smtp-Source: AMsMyM6M37CD22pY0WgmBRwOKH7oGKJg82iy4dCvSxvtdffQeCwnOiThTFHz9ueN6JrLHr4SwW2u X-Received: by 2002:a17:902:bc8c:b0:178:a406:72ea with SMTP id bb12-20020a170902bc8c00b00178a40672eamr20818475plb.56.1665438396140; Mon, 10 Oct 2022 14:46:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1665438396; cv=none; d=google.com; s=arc-20160816; b=sFeykzi69qdPD76tlMWOjPxbXMz8vaHcZ4J3BI+VBWZ6jdBZSxbB8Lbmzwd7Nbb+Re B6FtEO89LeZkv745J7iwooAVWo8U2dVdpQ07496aDIah98Pc62HJbM7mnEPLAy6fBqcO 2+R5n1uX1qfbRmy4qdAoL+7wTCCLtZvwMp1oruHIYUx7+nASLXvlWr08o9S36B7/89Xm SpVenNmpp3UN+yvtjjreria8bqQorQr9Cp1n4S9JGbKyGWRurdrIT7fkIBupqCff+bbj ZviV5xjEeTjiGptMbN0m09hFPp5YcaGV2u06IiO64a9svTz9WZ7cvKrw92AwqOMTSLad X+cw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :organization:references:in-reply-to:message-id:subject:cc:to:from :date:dkim-signature; bh=Za9Pl/sai708bOb12NzokuDHx7oeHbzPIi/XgIouw1s=; b=U3J4iw/Lf10mVP8J/uO0TRlnH+IGZmJ7nLw4ooGNMxyT7NhgTdPGk3M+A0S8Wu4nY9 lndUVfESlGAU7K1g9tYLOuCtagRyWqCJwulDjOTKEXrt0GaII6FqO+8QBf3i3LxnqUIx SEWmknM52Z8Ih14n0LmL4iGRKC/wCbNAfjB90M1sm/8TkBswx56+y4HTroFOx0igsk8Z FWt0AAq4j1Y5pGACGmqxxtW0RTWrNpCI56bUhb89ua4nngf9nTDbMot+FXUi/zZoG948 RIaQhSMKeZwadSwGMxM3+s9YD8Q4TdwK817ub5NQzbzFlpVfmZVJ/zEeYVHBd16Q3xuY GNcw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=NcdxwNRm; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id oa12-20020a17090b1bcc00b0020b07bfc54esi18741128pjb.108.2022.10.10.14.46.23; Mon, 10 Oct 2022 14:46:36 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=NcdxwNRm; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229712AbiJJVVJ (ORCPT + 99 others); Mon, 10 Oct 2022 17:21:09 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:36474 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229703AbiJJVVH (ORCPT ); Mon, 10 Oct 2022 17:21:07 -0400 Received: from mga04.intel.com (mga04.intel.com [192.55.52.120]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id E2B2466A49 for ; Mon, 10 Oct 2022 14:21:05 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1665436865; x=1696972865; h=date:from:to:cc:subject:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=6bewUPV0oMJXxMHM3wLoUnCgf8IY9mzn6Zi1LNI1H9M=; b=NcdxwNRmh3RNEUUG8xLuRVjbfZ4BuoETrJ8ZfBfr1kuN+B82SvMazBM6 t4N/qkFXZrBta/uEGzxsVFSS0HYnJTrF9r/ARhDb90kgGE3L8VcsWosCA oW3GJWkr1iDNB5OtXtKzLkxgW2iQlITh4/Jn3XSllBpvH+wzWX4Qoly54 UmKjpvti5gSRhjZ7nPD6TJnMLFIDeMJ5nsSMwdmv8IayRC9eWUAponmSh k/i2xDApLKGk5tICYs+YawjKFawcA/8sTr6YbIajlaLTXBKvFX8Ut/U4Z 5tr1fJuz0bq/yvlr4fkFeq87OqzAeBWCSsyuqhw/j57exQb+5lCv2B9Q5 A==; X-IronPort-AV: E=McAfee;i="6500,9779,10496"; a="303077262" X-IronPort-AV: E=Sophos;i="5.95,173,1661842800"; d="scan'208";a="303077262" Received: from orsmga002.jf.intel.com ([10.7.209.21]) by fmsmga104.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 10 Oct 2022 14:21:05 -0700 X-IronPort-AV: E=McAfee;i="6500,9779,10496"; a="626116004" X-IronPort-AV: E=Sophos;i="5.95,173,1661842800"; d="scan'208";a="626116004" Received: from jacob-builder.jf.intel.com (HELO jacob-builder) ([10.7.198.157]) by orsmga002-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 10 Oct 2022 14:21:05 -0700 Date: Mon, 10 Oct 2022 14:24:28 -0700 From: Jacob Pan To: "Kirill A. Shutemov" Cc: Dave Hansen , Andy Lutomirski , Peter Zijlstra , x86@kernel.org, Kostya Serebryany , Andrey Ryabinin , Andrey Konovalov , Alexander Potapenko , Taras Madan , Dmitry Vyukov , "H . J . Lu" , Andi Kleen , Rick Edgecombe , Bharata B Rao , Ashok Raj , linux-mm@kvack.org, linux-kernel@vger.kernel.org, jacob.jun.pan@linux.intel.com, "Lu, Baolu" Subject: Re: [PATCHv9 10/14] x86/mm, iommu/sva: Make LAM and SVM mutually exclusive Message-ID: <20221010142428.6f8bfc05@jacob-builder> In-Reply-To: <20220930144758.30232-11-kirill.shutemov@linux.intel.com> References: <20220930144758.30232-1-kirill.shutemov@linux.intel.com> <20220930144758.30232-11-kirill.shutemov@linux.intel.com> Organization: OTC X-Mailer: Claws Mail 3.17.5 (GTK+ 2.24.32; x86_64-pc-linux-gnu) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-4.3 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_EF,RCVD_IN_DNSWL_MED,SPF_HELO_NONE, SPF_NONE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Kirill, On Fri, 30 Sep 2022 17:47:54 +0300, "Kirill A. Shutemov" wrote: > IOMMU and SVM-capable devices know nothing about LAM and only expect > canonical addresses. Attempt to pass down tagged pointer will lead to > address translation failure. > > By default do not allow to enable both LAM and use SVM in the same > process. > > The new ARCH_FORCE_TAGGED_SVM arch_prctl() overrides the limitation. > By using the arch_prctl() userspace takes responsibility to never pass > tagged address to the device. > > Signed-off-by: Kirill A. Shutemov Reviewed-by: Jacob Pan +Baolu who is doing SVA lib refactoring, perhaps cc as well. > --- > arch/x86/include/asm/mmu.h | 6 ++++-- > arch/x86/include/asm/mmu_context.h | 2 ++ > arch/x86/include/uapi/asm/prctl.h | 1 + > arch/x86/kernel/process_64.c | 13 +++++++++++++ > drivers/iommu/iommu-sva-lib.c | 12 ++++++++++++ > include/linux/mmu_context.h | 4 ++++ > 6 files changed, 36 insertions(+), 2 deletions(-) > > diff --git a/arch/x86/include/asm/mmu.h b/arch/x86/include/asm/mmu.h > index 2fdb390040b5..cce9b32b0d6d 100644 > --- a/arch/x86/include/asm/mmu.h > +++ b/arch/x86/include/asm/mmu.h > @@ -9,9 +9,11 @@ > #include > > /* Uprobes on this MM assume 32-bit code */ > -#define MM_CONTEXT_UPROBE_IA32 BIT(0) > +#define MM_CONTEXT_UPROBE_IA32 BIT(0) > /* vsyscall page is accessible on this MM */ > -#define MM_CONTEXT_HAS_VSYSCALL BIT(1) > +#define MM_CONTEXT_HAS_VSYSCALL BIT(1) > +/* Allow LAM and SVM coexisting */ > +#define MM_CONTEXT_FORCE_TAGGED_SVM BIT(2) > > /* > * x86 has arch-specific MMU state beyond what lives in mm_struct. > diff --git a/arch/x86/include/asm/mmu_context.h > b/arch/x86/include/asm/mmu_context.h index b0e9ea23758b..6b9ac2c60cec > 100644 --- a/arch/x86/include/asm/mmu_context.h > +++ b/arch/x86/include/asm/mmu_context.h > @@ -113,6 +113,8 @@ static inline void mm_reset_untag_mask(struct > mm_struct *mm) mm->context.untag_mask = -1UL; > } > > +#define arch_pgtable_dma_compat(mm) \ > + (!mm_lam_cr3_mask(mm) || (mm->context.flags & > MM_CONTEXT_FORCE_TAGGED_SVM)) #else > > static inline unsigned long mm_lam_cr3_mask(struct mm_struct *mm) > diff --git a/arch/x86/include/uapi/asm/prctl.h > b/arch/x86/include/uapi/asm/prctl.h index a31e27b95b19..7bd22defb558 > 100644 --- a/arch/x86/include/uapi/asm/prctl.h > +++ b/arch/x86/include/uapi/asm/prctl.h > @@ -23,5 +23,6 @@ > #define ARCH_GET_UNTAG_MASK 0x4001 > #define ARCH_ENABLE_TAGGED_ADDR 0x4002 > #define ARCH_GET_MAX_TAG_BITS 0x4003 > +#define ARCH_FORCE_TAGGED_SVM 0x4004 > > #endif /* _ASM_X86_PRCTL_H */ > diff --git a/arch/x86/kernel/process_64.c b/arch/x86/kernel/process_64.c > index 1730c2fcc7ab..d7ec5c7f49a7 100644 > --- a/arch/x86/kernel/process_64.c > +++ b/arch/x86/kernel/process_64.c > @@ -782,6 +782,13 @@ static int prctl_enable_tagged_addr(struct mm_struct > *mm, unsigned long nr_bits) goto out; > } > > +#ifdef CONFIG_IOMMU_SVA > + if (pasid_valid(mm->pasid) && > + !(mm->context.flags & MM_CONTEXT_FORCE_TAGGED_SVM)) { > + ret = -EBUSY; > + goto out; > + } > +#endif > if (!nr_bits) { > ret = -EINVAL; > goto out; > @@ -892,6 +899,12 @@ long do_arch_prctl_64(struct task_struct *task, int > option, unsigned long arg2) (unsigned long __user *)arg2); > case ARCH_ENABLE_TAGGED_ADDR: > return prctl_enable_tagged_addr(task->mm, arg2); > + case ARCH_FORCE_TAGGED_SVM: > + if (mmap_write_lock_killable(task->mm)) > + return -EINTR; > + task->mm->context.flags |= MM_CONTEXT_FORCE_TAGGED_SVM; > + mmap_write_unlock(task->mm); > + return 0; > case ARCH_GET_MAX_TAG_BITS: > if (!cpu_feature_enabled(X86_FEATURE_LAM)) > return put_user(0, (unsigned long __user *)arg2); > diff --git a/drivers/iommu/iommu-sva-lib.c b/drivers/iommu/iommu-sva-lib.c > index 106506143896..593ae2472e2c 100644 > --- a/drivers/iommu/iommu-sva-lib.c > +++ b/drivers/iommu/iommu-sva-lib.c > @@ -2,6 +2,8 @@ > /* > * Helpers for IOMMU drivers implementing SVA > */ > +#include > +#include > #include > #include > > @@ -31,6 +33,15 @@ int iommu_sva_alloc_pasid(struct mm_struct *mm, > ioasid_t min, ioasid_t max) min == 0 || max < min) > return -EINVAL; > > + /* Serialize against address tagging enabling */ > + if (mmap_write_lock_killable(mm)) > + return -EINTR; > + > + if (!arch_pgtable_dma_compat(mm)) { > + mmap_write_unlock(mm); > + return -EBUSY; > + } > + > mutex_lock(&iommu_sva_lock); > /* Is a PASID already associated with this mm? */ > if (pasid_valid(mm->pasid)) { > @@ -46,6 +57,7 @@ int iommu_sva_alloc_pasid(struct mm_struct *mm, > ioasid_t min, ioasid_t max) mm_pasid_set(mm, pasid); > out: > mutex_unlock(&iommu_sva_lock); > + mmap_write_unlock(mm); > return ret; > } > EXPORT_SYMBOL_GPL(iommu_sva_alloc_pasid); > diff --git a/include/linux/mmu_context.h b/include/linux/mmu_context.h > index b9b970f7ab45..115e2b518079 100644 > --- a/include/linux/mmu_context.h > +++ b/include/linux/mmu_context.h > @@ -28,4 +28,8 @@ static inline void leave_mm(int cpu) { } > # define task_cpu_possible(cpu, p) cpumask_test_cpu((cpu), > task_cpu_possible_mask(p)) #endif > > +#ifndef arch_pgtable_dma_compat > +#define arch_pgtable_dma_compat(mm) true > +#endif > + > #endif Thanks, Jacob