Received: by 2002:a05:6358:1087:b0:cb:c9d3:cd90 with SMTP id j7csp1188820rwi; Wed, 19 Oct 2022 07:41:49 -0700 (PDT) X-Google-Smtp-Source: AMsMyM4fOBvWmQ3+rk28XgsCWIar+TvKemXnd/w7iX1+/gAvraQzF9xw3BEbUjWPcwfUjQf6NCbP X-Received: by 2002:a17:907:d93:b0:78d:fe7a:f1fe with SMTP id go19-20020a1709070d9300b0078dfe7af1femr7258818ejc.721.1666190508491; Wed, 19 Oct 2022 07:41:48 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1666190508; cv=none; d=google.com; s=arc-20160816; b=SJZQbSKkQqX/sgD5hn+yNGHEqlovm9hU6l1wD9CsmvjkImL1qQMGBojsfloLwqfcM4 sBUXiVMSqWOcVBET4L3Kaa3hPccy2Rxo3KxXYb5ORLS3geIPvdNzhHfNR+3C7e2BQivo dVtjzWSvMZ+Jc9Hsvq5rP3ytSg/eXsMCIy/bXTcn/Huoq0N1f6HzhQQN0N9/51QB2rdW ZwlMmHDLkf0KuP6+v/6QBhi7flYi07UOdrLE1LkBoM9FikYYauQcybI5OG2l1lpC49OG 8iiU79j86K+eGokcSwY02xO7HNjamaHqV0xg1nckOC3C2ukjDmXaZ5y1MpcYorCUUkZX H+hQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=OzAmFJUitT522Y1pMwEljBD9yHh+MrS0Tv4SZYF/11U=; b=T42x+v4sPv76ODNmhERG2RYKXdm0QoRqWqJsgtRN4fZdlK31nZmguHlRvL7pRaxCth 6cyOZiieMPyQ2Jt2mWlFfoGoB4mF6DEmru0WLdjfF9vPulmPRBkf3CElTXSJAB4sA5iT 64xg2eAU+XCoBC0JwdVVHsbVUHqtq8aT0B77bITLvauHWKhxpa6yitr2J5WSl+1ShWJo +EhvW8tNLeEEo7ETIjp67efe5Iv0J36DssiF9qIjQgn1LepK31j5sjSo2kH2Hj6Ya69A SZ7HV4IcYneA+LfeN4DdLFzdGVRkqsidANcXqe8U74h9T+NA/69nCmO/sFP7dy0WBuz8 rBmw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=a8Xhd+Ar; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id u19-20020a17090617d300b00711da52c6e4si12884991eje.309.2022.10.19.07.41.21; Wed, 19 Oct 2022 07:41:48 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=a8Xhd+Ar; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231526AbiJSOSR (ORCPT + 99 others); Wed, 19 Oct 2022 10:18:17 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41262 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229535AbiJSOR6 (ORCPT ); Wed, 19 Oct 2022 10:17:58 -0400 Received: from mail-pg1-x541.google.com (mail-pg1-x541.google.com [IPv6:2607:f8b0:4864:20::541]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 06BE9F5CF6 for ; Wed, 19 Oct 2022 07:00:57 -0700 (PDT) Received: by mail-pg1-x541.google.com with SMTP id 129so16327902pgc.5 for ; Wed, 19 Oct 2022 07:00:57 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:from:to:cc:subject:date:message-id:reply-to; bh=OzAmFJUitT522Y1pMwEljBD9yHh+MrS0Tv4SZYF/11U=; b=a8Xhd+ArGyjvYWY5frIWpbb/ecNGCYPd7mpbXRTTZA6scDoaNxbKEd8qrby48Z8uJu Er5AvA2IBoGO9b2gZI+6rL5Tt4AeIJDtp9Xdupu+8O1HcjLlXirCgIuPuUuqCJ5P5QGQ L6S8UTL0sQ6i3OdxzomruA0s8QUU5YGDJJUbGPy0K2zgc3pWQqf9WP2ZfBWzDmSC+4jW gjH8TWVchZS1zNi+js3ax0z+FdOOhRREqA37n/oqA6nyEU/V/bMl6NPXnljJt7oUIjMy q25JDpfjhPfgZfafX5i1QUFAaYoMSCHU19vzxc5zWQ7n//J9grmDSRe6VlDxHpEns4fj +LLw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=OzAmFJUitT522Y1pMwEljBD9yHh+MrS0Tv4SZYF/11U=; b=fG1brjpUflknXS7dMguZ9RB7mHZHLkaFS6G26Ab7r2FVWjWNfWkuDO0KGhfcHBVicU G/sw6LDeFnk1CPfmaaCVZ8QhtLs8Gx78yDqSsZRqgF+v/SO2PHSDfbUfvkdUD2viHIsA 7iWZOo/M0mKueqsTPwFqo6Ud3hxBVnw2iO7LTwn4PjWr0B1P4A0l6AWqwti+Gpgx+S3T Wc29pBchp7aNNCZRTwGcpgHcgyZ1BYFO2xdOAumF3QGzPdWCbj9VW612+kEEao6fmJir uzb5Bj3bho+OH1aNULgRSTEG3n9wqifK4ipxr587nl7LG2Xqz3rcyger0fx3bmBBOZvE 6UNA== X-Gm-Message-State: ACrzQf0Xku/kkknTIVDXjvLlgiz7BxLVmbdIiVrSJe2nTKjy8zdQ2gRb npM+AsQGv1t2XFbWyXWKSZB8 X-Received: by 2002:aa7:810d:0:b0:563:1fa6:fecc with SMTP id b13-20020aa7810d000000b005631fa6feccmr8916163pfi.24.1666187977124; Wed, 19 Oct 2022 06:59:37 -0700 (PDT) Received: from localhost.localdomain ([117.193.210.93]) by smtp.gmail.com with ESMTPSA id 194-20020a6216cb000000b0053e199aa99bsm11240322pfw.220.2022.10.19.06.59.31 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 19 Oct 2022 06:59:35 -0700 (PDT) From: Manivannan Sadhasivam To: andersson@kernel.org, viresh.kumar@linaro.org, krzysztof.kozlowski+dt@linaro.org, rafael@kernel.org, robh+dt@kernel.org Cc: johan@kernel.org, devicetree@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, linux-pm@vger.kernel.org, Manivannan Sadhasivam Subject: [PATCH 0/4] qcom-cpufreq-hw: Add CPU clock provider support Date: Wed, 19 Oct 2022 19:29:21 +0530 Message-Id: <20221019135925.366162-1-manivannan.sadhasivam@linaro.org> X-Mailer: git-send-email 2.25.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hello, This series adds clock provider support to the Qcom CPUFreq driver for supplying the clocks to the CPU cores in Qcom SoCs. The Qualcomm platforms making use of CPUFreq HW Engine (EPSS/OSM) supply clocks to the CPU cores. But this is not represented clearly in devicetree. There is no clock coming out of the CPUFreq HW node to the CPU. This created an issue [1] with the OPP core when a recent enhancement series was submitted. Eventhough the issue got fixed in the OPP framework in the meantime, that's not a proper solution and this series aims to fix it properly. There was also an attempt made by Viresh [2] to fix the issue by moving the clocks supplied to the CPUFreq HW node to the CPU. But that was not accepted since those clocks belong to the CPUFreq HW node only. The proposal here is to add clock provider support to the Qcom CPUFreq HW driver to supply clocks to the CPUs that comes out of the EPSS/OSM block. This correctly reflects the hardware implementation. The clock provider is a simple one that just provides the frequency of the clocks supplied to each frequency domain in the SoC using .recalc_rate() callback. The frequency supplied by the driver will be the actual frequency that comes out of the EPSS/OSM block after the DCVS operation. This frequency is not same as what the CPUFreq framework has set but it is the one that gets supplied to the CPUs after throttling by LMh. This series has been tested on SM8450 based dev board and hence there is a DTS change only for that platform. Once this series gets accepted, rest of the platform DTS can also be modified and finally the hack on the OPP core can be dropped. Thanks, Mani [1] https://lore.kernel.org/lkml/YsxSkswzsqgMOc0l@hovoldconsulting.com/ [2] https://lore.kernel.org/lkml/20220801054255.GA12039@thinkpad/t/ Manivannan Sadhasivam (4): cpufreq: qcom-hw: Remove un-necessary cpumask_empty() check dt-bindings: cpufreq: cpufreq-qcom-hw: Add cpufreq clock provider cpufreq: qcom-hw: Add CPU clock provider support arm64: dts: qcom: sm8450: Supply clock from cpufreq node to CPUs .../bindings/cpufreq/cpufreq-qcom-hw.yaml | 12 ++++ arch/arm64/boot/dts/qcom/sm8450.dtsi | 9 +++ drivers/cpufreq/qcom-cpufreq-hw.c | 72 ++++++++++++++++--- 3 files changed, 84 insertions(+), 9 deletions(-) -- 2.25.1