Received: by 2002:a05:6358:1087:b0:cb:c9d3:cd90 with SMTP id j7csp1074183rwi; Thu, 20 Oct 2022 08:21:36 -0700 (PDT) X-Google-Smtp-Source: AMsMyM5SPBo+jNteVtREsB2wZSSJCgvGN8jByCDlw4CfZPaka3LPSLghfjjuuMCPjgPZ0blw+o1/ X-Received: by 2002:a17:907:b17:b0:78b:b909:e91a with SMTP id h23-20020a1709070b1700b0078bb909e91amr11032727ejl.687.1666279296382; Thu, 20 Oct 2022 08:21:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1666279296; cv=none; d=google.com; s=arc-20160816; b=mzuCt2ZXkwWJro1wxUXkCFRUICpXvgTtZHYfJSZodCrCJoSmzl4U+zrINOfwTPjIu5 mBTwi21iubPqlyUfK3nxHZ5HaJlFch+6TJSEuX3pIAhNam9TThKhUYtFl/f5FRCx53oP 8jyqvuzMES8FJac06JYUssFIK/uaws9g/rusWjZygRrOe7/cLUsk/xf4vBIYmzKyOSd9 kRxQAsio8t9Zg74RNnqIxmiSD6cZON2/AOV0wWN4FKBuKS4E6B3hIRFOQb90BFLy0Fr0 NmOS/ja9XreIK/TSgc6exhqKMZ/QDbKtTFVINvakerhpRyZXYg2eZiV7CMED6Xyf8eeu +j0w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=MuQJZUiYgsrv6ydPrE/ryH64TRoc2yWi4dM3ARWJNR4=; b=aeBVXkv5SURb6cu+XDCwhFLKiKuE+cWR39ZfOsbbiznhdORXmmD7eyAM8K6z+uKdGH 5QR3q+9mdNgGga9KMXtol1PSwO9SRrI4RhZm6/eT3c6304tKen7ntcNaK4ft8CgxWVXo dIhX+BRwlNT1Utw1ENH1oDfuOWEqRik/8Tq1fMP4rkfwrpPXRiwHLuOsQlFxTgTaEMan KuLTkFSke5JGuXEygvFDh3KIi+o6ngxvJRB2N1ekXMAJdFlrJ1+c4L9Iy0DjAp0IauO+ 9LYzT1rJrsDNF8R9zGbAxSZO+wA4BfujjLdd2/h70dYeuaoD0K9wffbyLEnYJJ005H7P sCfw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=OpNhgpcg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id hz1-20020a1709072ce100b007919165b065si11223748ejc.294.2022.10.20.08.21.09; Thu, 20 Oct 2022 08:21:36 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=OpNhgpcg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229836AbiJTPRN (ORCPT + 99 others); Thu, 20 Oct 2022 11:17:13 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:57630 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229773AbiJTPQ3 (ORCPT ); Thu, 20 Oct 2022 11:16:29 -0400 Received: from mail-wr1-x431.google.com (mail-wr1-x431.google.com [IPv6:2a00:1450:4864:20::431]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 414EF152011 for ; Thu, 20 Oct 2022 08:16:26 -0700 (PDT) Received: by mail-wr1-x431.google.com with SMTP id u10so35094598wrq.2 for ; Thu, 20 Oct 2022 08:16:25 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=MuQJZUiYgsrv6ydPrE/ryH64TRoc2yWi4dM3ARWJNR4=; b=OpNhgpcgc+bvyMCS9w1f7Nn/hKXTVvUQ01wUJjJEGILMrVjMNMyPejXJxPZefBot12 WngBSqCRmFckEm/rCYtFa4ofTEd+qAgHT8PHePBwmUFQN5RjqMdCSK25roKz3ipp5heI TXPc3AzeseMJJ9N+yQm2VV9QY7IQ2tEVnr3PauM0cGFBDIFOtSxGxvDNR8aYbq67j7uu yuUaSxPr5ybYFz33BzxFfviJ5ZowCJl7HBhINPRPfM7j4MKnar9nV6F4ZR9GXvChdobc r5WHUVSgsWsdB0eYDqASe5Aco2SNy7QLMv7gNwZUD4pr6HIm46AxJ5aOmSn+dRK8MWim PGMQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=MuQJZUiYgsrv6ydPrE/ryH64TRoc2yWi4dM3ARWJNR4=; b=ukPM6ZKahZrnx/FD5Ndl72uoMzPtbj5jD3V3rcuYB8Ex85sFQOjfKuC37ru8IfR7Zc Rhl4IslvsBoqX3PC4RQexf+t9IHhfh7s1iFfLckTN2zYbbPasUwus3f9g6eJngfa0Ct/ 4L73nIR5hU+tAt2bueti1/J7NmxXzY0UAQoDOHhFCnWISia0GjikJ3GzNzi92RrWwr+i 0aTuPxKRIQ5pJ+/wBgI5eUaAt2mWhqYu+gcohWBcLc3bxd2PfeSpQmWWqqb0rZf4AFSN mwFRa0NsS8qmMYI8q5/5Ok5c/42csL38m31DfwoAILnRpV7X2wZNsFjiYistf4QX4KaR cT7w== X-Gm-Message-State: ACrzQf0siQWO+fpZCTP7XgLd/pM3C31HAKe8/o1XN47JM1Q1983RwUdd gLfOp4QXoQLIghkET3QQpyInhkMl7gPAMg== X-Received: by 2002:a05:6000:1689:b0:22e:2c03:36e7 with SMTP id y9-20020a056000168900b0022e2c0336e7mr9570319wrd.252.1666278985516; Thu, 20 Oct 2022 08:16:25 -0700 (PDT) Received: from rainbowdash.guest.codethink.co.uk ([167.98.27.226]) by smtp.gmail.com with ESMTPSA id bg6-20020a05600c3c8600b003c6f3e5ba42sm41362wmb.46.2022.10.20.08.16.24 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 20 Oct 2022 08:16:24 -0700 (PDT) From: Ben Dooks To: linux-pwm@vger.kernel.org Cc: devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Lee Jones , u.kleine-koenig@pengutronix.de, Thierry Reding , Krzysztof Kozlowski , Greentime Hu , jarkko.nikula@linux.intel.com, William Salmon , Jude Onyenegecha , Ben Dooks Subject: [PATCH v6 10/10] pwm: dwc: use clock rate in hz to avoid rounding issues Date: Thu, 20 Oct 2022 16:16:10 +0100 Message-Id: <20221020151610.59443-11-ben.dooks@sifive.com> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20221020151610.59443-1-ben.dooks@sifive.com> References: <20221020151610.59443-1-ben.dooks@sifive.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org As noted, the clock-rate when not a nice multiple of ns is probably going to end up with inacurate caculations, as well as on a non pci system the rate may change (although we've not put a clock rate change notifier in this code yet) so we also add some quick checks of the rate when we do any calculations with it. Signed-off-by; Ben Dooks Reported-by: Uwe Kleine-König --- drivers/pwm/pwm-dwc-of.c | 2 +- drivers/pwm/pwm-dwc.c | 29 ++++++++++++++++++++--------- drivers/pwm/pwm-dwc.h | 2 +- 3 files changed, 22 insertions(+), 11 deletions(-) diff --git a/drivers/pwm/pwm-dwc-of.c b/drivers/pwm/pwm-dwc-of.c index c5b4351cc7b0..5f7f066859d4 100644 --- a/drivers/pwm/pwm-dwc-of.c +++ b/drivers/pwm/pwm-dwc-of.c @@ -50,7 +50,7 @@ static int dwc_pwm_plat_probe(struct platform_device *pdev) return dev_err_probe(dev, PTR_ERR(dwc->clk), "failed to get timer clock\n"); - dwc->clk_ns = NSEC_PER_SEC / clk_get_rate(dwc->clk); + dwc->clk_rate = clk_get_rate(dwc->clk); return devm_pwmchip_add(dev, &dwc->chip); } diff --git a/drivers/pwm/pwm-dwc.c b/drivers/pwm/pwm-dwc.c index 5ef0fe7ea3e9..f48a6245a3b5 100644 --- a/drivers/pwm/pwm-dwc.c +++ b/drivers/pwm/pwm-dwc.c @@ -43,18 +43,22 @@ static int __dwc_pwm_configure_timer(struct dwc_pwm *dwc, u32 high; u32 low; + if (dwc->clk) + dwc->clk_rate = clk_get_rate(dwc->clk); + /* * Calculate width of low and high period in terms of input clock * periods and check are the result within HW limits between 1 and * 2^32 periods. */ - tmp = DIV_ROUND_CLOSEST_ULL(state->duty_cycle, dwc->clk_ns); + tmp = state->duty_cycle * dwc->clk_rate; + tmp = DIV_ROUND_CLOSEST_ULL(tmp, NSEC_PER_SEC); if (tmp < 1 || tmp > (1ULL << 32)) return -ERANGE; low = tmp - 1; - tmp = DIV_ROUND_CLOSEST_ULL(state->period - state->duty_cycle, - dwc->clk_ns); + tmp = (state->period - state->duty_cycle) * dwc->clk_rate; + tmp = DIV_ROUND_CLOSEST_ULL(tmp, NSEC_PER_SEC); if (tmp < 1 || tmp > (1ULL << 32)) return -ERANGE; high = tmp - 1; @@ -120,6 +124,7 @@ static void dwc_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm, struct pwm_state *state) { struct dwc_pwm *dwc = to_dwc_pwm(chip); + unsigned long clk_rate; u64 duty, period; u32 ctrl, ld, ld2; @@ -129,22 +134,28 @@ static void dwc_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm, ld = dwc_pwm_readl(dwc, DWC_TIM_LD_CNT(pwm->hwpwm)); ld2 = dwc_pwm_readl(dwc, DWC_TIM_LD_CNT2(pwm->hwpwm)); + if (dwc->clk) + dwc->clk_rate = clk_get_rate(dwc->clk); + + clk_rate = dwc->clk_rate; state->enabled = !!(ctrl & DWC_TIM_CTRL_EN); /* If we're not in PWM, technically the output is a 50-50 * based on the timer load-count only. */ if (ctrl & DWC_TIM_CTRL_PWM) { - duty = (ld + 1) * dwc->clk_ns; - period = (ld2 + 1) * dwc->clk_ns; + duty = ld + 1; + period = ld2 + 1; period += duty; } else { - duty = (ld + 1) * dwc->clk_ns; + duty = ld + 1; period = duty * 2; } - state->period = period; - state->duty_cycle = duty; + duty *= NSEC_PER_SEC; + period *= NSEC_PER_SEC; + state->period = DIV_ROUND_CLOSEST_ULL(period, clk_rate); + state->duty_cycle = DIV_ROUND_CLOSEST_ULL(duty, clk_rate); state->polarity = PWM_POLARITY_INVERSED; pm_runtime_put_sync(chip->dev); @@ -164,7 +175,7 @@ struct dwc_pwm *dwc_pwm_alloc(struct device *dev) if (!dwc) return NULL; - dwc->clk_ns = 10; + dwc->clk_rate = NSEC_PER_SEC / 10; dwc->chip.dev = dev; dwc->chip.ops = &dwc_pwm_ops; dwc->chip.npwm = DWC_TIMERS_TOTAL; diff --git a/drivers/pwm/pwm-dwc.h b/drivers/pwm/pwm-dwc.h index dc451cb2eff5..19bdc2224690 100644 --- a/drivers/pwm/pwm-dwc.h +++ b/drivers/pwm/pwm-dwc.h @@ -41,7 +41,7 @@ struct dwc_pwm { struct pwm_chip chip; void __iomem *base; struct clk *clk; - unsigned int clk_ns; + unsigned long clk_rate; struct dwc_pwm_ctx ctx[DWC_TIMERS_TOTAL]; }; #define to_dwc_pwm(p) (container_of((p), struct dwc_pwm, chip)) -- 2.35.1