Received: by 2002:a05:6358:1087:b0:cb:c9d3:cd90 with SMTP id j7csp792029rwi; Wed, 26 Oct 2022 07:18:57 -0700 (PDT) X-Google-Smtp-Source: AMsMyM7OVPqHJFlZzeGQqVUwtd07nyp9PGHR25mcpiiHeekVPVPv+iLOvHRGdUGX55uOv3m0sDd+ X-Received: by 2002:a63:7:0:b0:45b:693e:7d86 with SMTP id 7-20020a630007000000b0045b693e7d86mr38247021pga.319.1666793937629; Wed, 26 Oct 2022 07:18:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1666793937; cv=none; d=google.com; s=arc-20160816; b=h+nvB1+l56PzRMVrk0nQk+FJSqd+Sa4xa1UFtCMeQWpWb0Tovwjukg4nGFnpagO8CP cJKlqPKK9gMnwaP8cItL/5yd7UN16Qs6tUBwH41cgWli7Tv9yXktNA/oj0r/Ms4WKYzc joKRUE5gf0lZpTpY4oWQeZDQHX/LNj6212aNCLukQ7apB0KjYyrl0ZCcg77rmLUzkhFf XMOWS8VrRj7iUZxW4PMgXKrPwPws3DvOG5/osbWVXXZTx9K/acGpHzv/WTGNmDNLqGA7 5g9uXyHigRslLxtNe4kBROPcYk4vK3P+X+mWpnh8ZPF0XoQZxVumHC4r8I5sDU7kszay wc8Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=dl/nIKUl6ZzWfIj5p34z+xL6I1Jeog2aEDnPRqUCekI=; b=JSGHtftHI7n1CuUqHJTX6n0GYU+8zFjyJNoAeJcEEsHyyuzCCBSY2PUd6l8vUERH+a okdJcHVtxUxMPVQ8nvjRzfbimjIzIXf8ztqUQ9uW1/qHZxoN7Iev65cufL/R0/hGpaHm Iz7q1NweseFwIERahtHzEaVae34OktL5OxBimGPfMc/0gVKlligmaGmFd4iKZS492FSV uuwJTDnfmTpwVLWy0dI1/plcR0N8EG4kqV3DwKOifoOEirADYaHSfskMNke/4s4Tncxf ziSVSPG4tdZvLuE2ptLy28Xey6iFB9jKUFylnPWlrNzXGffilDifsGHlND9tcE5+Ey9l Td9g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=TsLbQArU; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id z7-20020a170903018700b0016c44b7c8c5si7746387plg.11.2022.10.26.07.18.44; Wed, 26 Oct 2022 07:18:57 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=TsLbQArU; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234212AbiJZOQs (ORCPT + 99 others); Wed, 26 Oct 2022 10:16:48 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:60408 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234040AbiJZOQq (ORCPT ); Wed, 26 Oct 2022 10:16:46 -0400 Received: from dfw.source.kernel.org (dfw.source.kernel.org [139.178.84.217]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 404A3F682C; Wed, 26 Oct 2022 07:16:44 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id 7F74661F08; Wed, 26 Oct 2022 14:16:44 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 9A29BC4347C; Wed, 26 Oct 2022 14:16:42 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1666793803; bh=JNusVUTUYyQfT5S+TAUJirTaGbJaVIsL6OpDEajfEfE=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=TsLbQArU9UhJieLBFmK/CktWUcozAMlKf3cUSYV/VsHHtUDWalpc99hxzg7P8TSht j+Lp8qrbMb3lLm5Hd3s5vb4OhdAGO9GuAY5lZYUKd4XygqitrAg2rwMEuxiZ9zOdgh vfv0iwg9y1Wz4rnOBsxwAq6b73UcnyQOfweghOVI6roBuVNXwmIk6hC/Nkp7a6Bltl Futm1pjSQVkslJo7pJgNid30tbERZPoRorxFZTF9ZMJo1K7XizSdA9ZAxdZIIlCmXi 9fktYalVMBFzooq3SsBUQQpv35OsJER8UUlxaKXQLo8Wj3oahjzyrj4BiJIerlfEnU J5ytqselcBwvw== From: Dinh Nguyen To: jh80.chung@samsung.com Cc: dinguyen@kernel.org, ulf.hansson@linaro.org, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, mturquette@baylibre.com, sboyd@kernel.org, linux-mmc@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org Subject: [PATCHv6 2/6] arm64: dts: socfpga: Add clk-phase-sd-hs property to the sdmmc node Date: Wed, 26 Oct 2022 09:16:27 -0500 Message-Id: <20221026141631.696863-2-dinguyen@kernel.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20221026141631.696863-1-dinguyen@kernel.org> References: <20221026141631.696863-1-dinguyen@kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.6 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The sdmmc controller's CIU(Card Interface Unit) clock's phase can be adjusted through the register in the system manager. Add the binding "altr,sysmgr-syscon" to the SDMMC node for the driver to access the system manager. Add the "clk-phase-sd-hs" property in the SDMMC node to designate the smpsel and drvsel properties for the CIU clock. Signed-off-by: Dinh Nguyen --- v6: no changes v5: add back reg_shift v4: no change v3: removed unnecessary property in "altr,sysmgr-syscon" --- arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi | 1 + arch/arm64/boot/dts/altera/socfpga_stratix10_socdk.dts | 1 + arch/arm64/boot/dts/intel/socfpga_agilex.dtsi | 1 + arch/arm64/boot/dts/intel/socfpga_agilex_socdk.dts | 1 + arch/arm64/boot/dts/intel/socfpga_n5x_socdk.dts | 1 + 5 files changed, 5 insertions(+) diff --git a/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi b/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi index 14c220d87807..55c5e1fdddc7 100644 --- a/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi +++ b/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi @@ -309,6 +309,7 @@ mmc: mmc@ff808000 { <&clkmgr STRATIX10_SDMMC_CLK>; clock-names = "biu", "ciu"; iommus = <&smmu 5>; + altr,sysmgr-syscon = <&sysmgr 0x28 4>; status = "disabled"; }; diff --git a/arch/arm64/boot/dts/altera/socfpga_stratix10_socdk.dts b/arch/arm64/boot/dts/altera/socfpga_stratix10_socdk.dts index 48424e459f12..19e7284b4cd5 100644 --- a/arch/arm64/boot/dts/altera/socfpga_stratix10_socdk.dts +++ b/arch/arm64/boot/dts/altera/socfpga_stratix10_socdk.dts @@ -105,6 +105,7 @@ &mmc { cap-mmc-highspeed; broken-cd; bus-width = <4>; + clk-phase-sd-hs = <0>, <135>; }; &osc1 { diff --git a/arch/arm64/boot/dts/intel/socfpga_agilex.dtsi b/arch/arm64/boot/dts/intel/socfpga_agilex.dtsi index 7bbec8aafa62..849b46dd8098 100644 --- a/arch/arm64/boot/dts/intel/socfpga_agilex.dtsi +++ b/arch/arm64/boot/dts/intel/socfpga_agilex.dtsi @@ -313,6 +313,7 @@ mmc: mmc@ff808000 { <&clkmgr AGILEX_SDMMC_CLK>; clock-names = "biu", "ciu"; iommus = <&smmu 5>; + altr,sysmgr-syscon = <&sysmgr 0x28 4>; status = "disabled"; }; diff --git a/arch/arm64/boot/dts/intel/socfpga_agilex_socdk.dts b/arch/arm64/boot/dts/intel/socfpga_agilex_socdk.dts index 26cd3c121757..07c3f8876613 100644 --- a/arch/arm64/boot/dts/intel/socfpga_agilex_socdk.dts +++ b/arch/arm64/boot/dts/intel/socfpga_agilex_socdk.dts @@ -83,6 +83,7 @@ &mmc { cap-sd-highspeed; broken-cd; bus-width = <4>; + clk-phase-sd-hs = <0>, <135>; }; &osc1 { diff --git a/arch/arm64/boot/dts/intel/socfpga_n5x_socdk.dts b/arch/arm64/boot/dts/intel/socfpga_n5x_socdk.dts index 62c66e52b656..08c088571270 100644 --- a/arch/arm64/boot/dts/intel/socfpga_n5x_socdk.dts +++ b/arch/arm64/boot/dts/intel/socfpga_n5x_socdk.dts @@ -74,6 +74,7 @@ &mmc { cap-sd-highspeed; broken-cd; bus-width = <4>; + clk-phase-sd-hs = <0>, <135>; }; &osc1 { -- 2.25.1