Received: by 2002:a05:6358:1087:b0:cb:c9d3:cd90 with SMTP id j7csp210319rwi; Wed, 26 Oct 2022 23:30:57 -0700 (PDT) X-Google-Smtp-Source: AMsMyM6qG0Jb8YZb85eGO20NsS0N9IZgQlzCx5BqLDjwdumfh+lGN8gE+lOKBkjXdZ40YviTUyB8 X-Received: by 2002:a17:90b:4a4c:b0:213:622f:62fa with SMTP id lb12-20020a17090b4a4c00b00213622f62famr5280484pjb.137.1666852257135; Wed, 26 Oct 2022 23:30:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1666852257; cv=none; d=google.com; s=arc-20160816; b=HfGY24spUnkJNduHQq08zOFvQD/oM1pcqxGRx5Am/yWRdQ1cPdNO26q9+0EXzVHqKA bBsHTaJgOFyc/QXq937ntmNqB+jW1+9tO0n4wRbcOxgBwyEUfPTFJyYk8+gjyJkBFnHB SrOuWe+9V5dKIGG5glUEaCa3b962FOZdMrealrUkO2IQsPNTy0RThaoDGUCmgFrCXxAh dFLVbFR79vzGuZVgfCi7tGnerEqIMbcf+JK0KiKxJ91UKuGpHYXodnIXjlVfaLmTTuZf A5YzG/7vpboaAHaVsItzCApuf/5lRDoZTeYGTpNYgUzPQy1uUKDIeAUR8W6C9qJgVOvq V99w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=uln4V35RcPImW46pzUuhXszDT2qiOG8FqGH36U8Pisk=; b=M7HJeA7XKui30DJc/2SHaSFo0oYN3ycjhMY8/4CWuQx+fnkxzZGSANI11Aj6EQuZ2p DWh/VnAwRGRfNCX7kvVGtn3XqDq2hQqpQgSX6JR/7bJLc9DmxtqlNyg0yQYv+hDiJJb9 aUlzUzdRwMUv9beOSjhKEBd6X60cCzhdiIrlf8Z1j05Kv5riZxCSiGlFy9GDzcdfsTmf OFA9f7J9xhR9pBYEVS2N2ItSdc5ri8it7eihpYxgGeG41B5pWShKfUBNv+eEKrF/1s7v Rp6QLTIHbLPzAOoChrNlVatXkM7caI4iBM4htUp/f9C1uB/s+sAgrMIBsmDYFQz7AkPm m1Eg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mailerdienst.de header.s=20200217 header.b=BhSXLTKR; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id z15-20020a63190f000000b0044d72a10ab0si597456pgl.342.2022.10.26.23.30.45; Wed, 26 Oct 2022 23:30:57 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@mailerdienst.de header.s=20200217 header.b=BhSXLTKR; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234449AbiJ0GCY (ORCPT + 99 others); Thu, 27 Oct 2022 02:02:24 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:60346 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234260AbiJ0GCH (ORCPT ); Thu, 27 Oct 2022 02:02:07 -0400 Received: from mxout1.routing.net (mxout1.routing.net [IPv6:2a03:2900:1:a::a]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 609A41552F6; Wed, 26 Oct 2022 23:01:55 -0700 (PDT) Received: from mxbox1.masterlogin.de (unknown [192.168.10.88]) by mxout1.routing.net (Postfix) with ESMTP id 7B25140723; Thu, 27 Oct 2022 06:01:53 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=mailerdienst.de; s=20200217; t=1666850513; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=uln4V35RcPImW46pzUuhXszDT2qiOG8FqGH36U8Pisk=; b=BhSXLTKRhnWCX9udAN01IKpSWcFHyUFR/qgbbREn2DzDoDlGw1pHYCht2haEqsvKlYQ05E S+iFQCS5DW2+0BEO/8X/4zwW5/JfqhTAr9csnqUMk9oBhAEvPEA06CyAoS1bxi29snhcXQ ti4JrhiK7c1yWLNSDaYMRsZUZlcGIkE= Received: from frank-G5.. (fttx-pool-80.245.77.6.bambit.de [80.245.77.6]) by mxbox1.masterlogin.de (Postfix) with ESMTPSA id A6B1D406D6; Thu, 27 Oct 2022 06:01:52 +0000 (UTC) From: Frank Wunderlich To: linux-mediatek@lists.infradead.org Cc: Frank Wunderlich , Rob Herring , Krzysztof Kozlowski , Matthias Brugger , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Sam Shih , Jieyy Yang Subject: [PATCH v1 1/2] arm64: dts: mt7986: add pcie related device nodes Date: Thu, 27 Oct 2022 08:01:41 +0200 Message-Id: <20221027060142.6354-2-linux@fw-web.de> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20221027060142.6354-1-linux@fw-web.de> References: <20221027060142.6354-1-linux@fw-web.de> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Mail-ID: 4e27c71e-cb8d-40a9-8962-daf18afb8793 X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Sam Shih This patch adds PCIe support for MT7986. Signed-off-by: Jieyy Yang Signed-off-by: Sam Shih Signed-off-by: Frank Wunderlich --- changes compared to sams original version: - add clock-names to pcie node - update clocks to new binding --- arch/arm64/boot/dts/mediatek/mt7986a-rfb.dts | 16 ++++++ arch/arm64/boot/dts/mediatek/mt7986a.dtsi | 52 ++++++++++++++++++++ 2 files changed, 68 insertions(+) diff --git a/arch/arm64/boot/dts/mediatek/mt7986a-rfb.dts b/arch/arm64/boot/dts/mediatek/mt7986a-rfb.dts index c5cc7bd19dbf..1f29e6da856e 100644 --- a/arch/arm64/boot/dts/mediatek/mt7986a-rfb.dts +++ b/arch/arm64/boot/dts/mediatek/mt7986a-rfb.dts @@ -100,6 +100,15 @@ &mmc0 { non-removable; no-sd; no-sdio; +}; + +&pcie { + pinctrl-names = "default"; + pinctrl-0 = <&pcie_pins>; + status = "okay"; +}; + +&pcie_phy { status = "okay"; }; @@ -162,6 +171,13 @@ conf-rst { }; }; + pcie_pins: pcie-pins { + mux { + function = "pcie"; + groups = "pcie_clk", "pcie_wake", "pcie_pereset"; + }; + }; + spi_flash_pins: spi-flash-pins { mux { function = "spi"; diff --git a/arch/arm64/boot/dts/mediatek/mt7986a.dtsi b/arch/arm64/boot/dts/mediatek/mt7986a.dtsi index a1a788db113a..eb9023857a05 100644 --- a/arch/arm64/boot/dts/mediatek/mt7986a.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt7986a.dtsi @@ -8,6 +8,7 @@ #include #include #include +#include / { interrupt-parent = <&gic>; @@ -313,6 +314,57 @@ mmc0: mmc@11230000 { status = "disabled"; }; + pcie: pcie@11280000 { + compatible = "mediatek,mt7986-pcie", + "mediatek,mt8192-pcie"; + device_type = "pci"; + #address-cells = <3>; + #size-cells = <2>; + reg = <0x00 0x11280000 0x00 0x4000>; + reg-names = "pcie-mac"; + interrupts = ; + bus-range = <0x00 0xff>; + ranges = <0x82000000 0x00 0x20000000 0x00 + 0x20000000 0x00 0x10000000>; + clocks = <&infracfg CLK_INFRA_IPCIE_PIPE_CK>, + <&infracfg CLK_INFRA_IPCIE_CK>, + <&infracfg CLK_INFRA_IPCIER_CK>, + <&infracfg CLK_INFRA_IPCIEB_CK>; + clock-names = "pl_250m", "tl_26m", "peri_26m", "top_133m"; + status = "disabled"; + + phys = <&pcie_port PHY_TYPE_PCIE>; + phy-names = "pcie-phy"; + + #interrupt-cells = <1>; + interrupt-map-mask = <0 0 0 0x7>; + interrupt-map = <0 0 0 1 &pcie_intc 0>, + <0 0 0 2 &pcie_intc 1>, + <0 0 0 3 &pcie_intc 2>, + <0 0 0 4 &pcie_intc 3>; + pcie_intc: interrupt-controller { + #address-cells = <0>; + #interrupt-cells = <1>; + interrupt-controller; + }; + }; + + pcie_phy: t-phy@11c00000 { + compatible = "mediatek,mt7986-tphy", + "mediatek,generic-tphy-v2"; + #address-cells = <2>; + #size-cells = <2>; + ranges; + status = "disabled"; + + pcie_port: pcie-phy@11c00000 { + reg = <0 0x11c00000 0 0x20000>; + clocks = <&clk40m>; + clock-names = "ref"; + #phy-cells = <1>; + }; + }; + usb_phy: t-phy@11e10000 { compatible = "mediatek,mt7986-tphy", "mediatek,generic-tphy-v2"; -- 2.34.1