Received: by 2002:a05:6358:795:b0:dc:4c66:fc3e with SMTP id n21csp2115194rwj; Sun, 30 Oct 2022 11:32:32 -0700 (PDT) X-Google-Smtp-Source: AMsMyM5JrlE3687UQAu+Xgji6D6Xl+YJqLpx23iz/3Fg26by8rTLTqQMS91HFsMxRVPgVKTk3ndd X-Received: by 2002:a17:90b:384a:b0:213:2907:a528 with SMTP id nl10-20020a17090b384a00b002132907a528mr10664820pjb.183.1667154752055; Sun, 30 Oct 2022 11:32:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1667154752; cv=none; d=google.com; s=arc-20160816; b=xX9DOepC/4pFlcDDWgIGYCLS7/crrGrc6MVd9DumFroPFZ5o/glLqU9OYBWZcRdhMZ eJNnESBiVxKYigNDRTuwFW1ukxvLCh8mcb/1mA1u0H5qVX08XpAbSHx9O17Qz9tfGHLB nUxlAMQH78EnQbT2lL9mkTAYOvWWrtc2pyrLHeEezyX1BGPls6xDvIcUeZH+NEXZaO+M kwWnCEKtltyVZVQ/H5Qf3bEu1jCVg7vHTTYWCR0CqoNNZSSAfrVj+qpMQWpiwbdNHg8N qW0uJGqCp62LGisBM+3UT7SYE7Adj4G+c3nP8hh0Uli3IivKzO/IUMwlENigub980YGQ KFIQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=T1RmSB3cdJJwNyLQIozISFP08EXW+mvZmkAXfaGFUbU=; b=ua5jjEhUEEWG+ILfdOws7D6UzP0/jwwBeDVkhxtl12dLogLKHxiLEWtuDnNJ2j5AMU v9SZkOyGym56YNMWOm3YIutN1gMonFBbrWcRp7dLZJI0v0eWcDV5sQHhiRdRnbthMWJs dV2H03y/Kr33KMrNFZs5Hj99xvMX7esNlFlB86HmZgv+wIyizy6qO4pmnM+XU1wWKAca NnwtnxMXosYVjgBtimEUjzIVrMgUTVYVwjURIYaelBX9opvZmVHXMzDVFdKD85WxILN1 0xOxInuKSB/5Xcolml9fZ4v0GQNozB69Qpnj54a8pedjkf6fmtUa/jEwU/Fx4eD135ox Cm0w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=ik8Fd5DP; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id l9-20020a170902f68900b00186a3bc939esi6484552plg.211.2022.10.30.11.32.16; Sun, 30 Oct 2022 11:32:32 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=ik8Fd5DP; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229610AbiJ3SQN (ORCPT + 99 others); Sun, 30 Oct 2022 14:16:13 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48392 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229571AbiJ3SQM (ORCPT ); Sun, 30 Oct 2022 14:16:12 -0400 Received: from ams.source.kernel.org (ams.source.kernel.org [145.40.68.75]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 49580DCB; Sun, 30 Oct 2022 11:16:11 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id ED65CB8016A; Sun, 30 Oct 2022 18:16:09 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id AB1D5C433D6; Sun, 30 Oct 2022 18:16:04 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1667153768; bh=GcWNx03b0Xzk2l/0+XEDO3/WrjKqXL6Ez2UIT1I3zu8=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=ik8Fd5DP4EyZ+odez6N3eOw7eRcaFuAeAy4meWzAHvwmLOCNZs7W5KCUHPfcmuyLF MbUvBiyfwuEXRVUdCKDTzHP+AQvMvnKLmAwLJve8qqG/koeHxKYkK2Srk3bDs3dEGt yn+XSYBf7ULQyaC1/JR82Hv+a+h93D0oFxua87mHBXqdleJ4YFzzxb+yBaooEqYgNb LTbOZiAwKtAYK5AAnM2cIy8hlfqZKksBLLguAbCeDghZ1o2eFjojb1SeTu8FaUJzzM Wsqk5C0MHSk9pa+o7lhJ5sQ6tSI2BDzz4bfgOPA5ZdRanQhirI+CYFaW5as4+/AHvl +vOb0tpYzBdcw== Date: Sun, 30 Oct 2022 18:16:01 +0000 From: Conor Dooley To: Guo Ren Cc: "Lad, Prabhakar" , Paul Walmsley , Palmer Dabbelt , Albert Ou , Geert Uytterhoeven , Magnus Damm , Rob Herring , Krzysztof Kozlowski , Heiko Stuebner , Conor Dooley , Anup Patel , Atish Patra , Heinrich Schuchardt , devicetree@vger.kernel.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, linux-renesas-soc@vger.kernel.org, Biju Das , Lad Prabhakar Subject: Re: [PATCH v5 4/7] riscv: dts: renesas: Add initial devicetree for Renesas RZ/Five SoC Message-ID: References: <20221028165921.94487-1-prabhakar.mahadev-lad.rj@bp.renesas.com> <20221028165921.94487-5-prabhakar.mahadev-lad.rj@bp.renesas.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: X-Spam-Status: No, score=-8.2 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Sun, Oct 30, 2022 at 08:02:10AM +0800, Guo Ren wrote: > On Sun, Oct 30, 2022 at 3:11 AM Lad, Prabhakar > wrote: > > > > Hi Guo, > > > > Thank you for the review. > > > > On Sat, Oct 29, 2022 at 5:25 AM Guo Ren wrote: > > > > > > On Sat, Oct 29, 2022 at 12:59 AM Prabhakar wrote: > > > > > > > > From: Lad Prabhakar > > > > > > > > Add initial device tree for Renesas RZ/Five RISC-V CPU Core (AX45MP > > > > Single). > > > > > > > > RZ/Five SoC is almost identical to RZ/G2UL Type-1 SoC (ARM64) hence we > > > > will be reusing r9a07g043.dtsi [0] as a base DTSI for both the SoC's. > > > > r9a07g043f.dtsi includes RZ/Five SoC specific blocks. > > > > > > > > Below are the RZ/Five SoC specific blocks added in the initial DTSI which > > > > can be used to boot via initramfs on RZ/Five SMARC EVK: > > > > - AX45MP CPU > > > > - PLIC > > > > > > > > [0] arch/arm64/boot/dts/renesas/r9a07g043.dtsi > > > > > > > > Signed-off-by: Lad Prabhakar > > > > --- > > > > v4 -> v5 > > > > * Fixed riscv,ndev value (should be 511) > > > > * Reworked completely (sort of new patch) > > > > > > > > v3 -> v4 > > > > * No change > > > > > > > > v2 -> v3 > > > > * Fixed clock entry for CPU core > > > > * Fixed timebase frequency to 12MHz > > > > * Fixed sorting of the nodes > > > > * Included RB tags > > > > > > > > v1 -> v2 > > > > * Dropped including makefile change > > > > * Updated ndev count > > > > --- > > > > arch/riscv/boot/dts/renesas/r9a07g043f.dtsi | 57 +++++++++++++++++++++ > > > > 1 file changed, 57 insertions(+) > > > > create mode 100644 arch/riscv/boot/dts/renesas/r9a07g043f.dtsi > > > > > > > > diff --git a/arch/riscv/boot/dts/renesas/r9a07g043f.dtsi b/arch/riscv/boot/dts/renesas/r9a07g043f.dtsi > > > > new file mode 100644 > > > > index 000000000000..50134be548f5 > > > > --- /dev/null > > > > +++ b/arch/riscv/boot/dts/renesas/r9a07g043f.dtsi > > > > @@ -0,0 +1,57 @@ > > > > +// SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > > > > +/* > > > > + * Device Tree Source for the RZ/Five SoC > > > > + * > > > > + * Copyright (C) 2022 Renesas Electronics Corp. > > > > + */ > > > > + > > > > +#include > > > > + > > > > +#define SOC_PERIPHERAL_IRQ(nr) (nr + 32) > > > > + > > > > +#include > > > The initial patch shouldn't be broken. Combine them together with the > > > minimal components and add others late. Don't separate the DTS files. > > > > > r9a07g043.dtsi [0] already exists in the kernel. r9a07g043.dtsi is > > shared with the RZ/G2UL SoC (ARM64) and the RZ/Five SoC. There are two > > more patches [1] which are required and are currently queued up in the > > Renesas tree for v6.2 (Ive mentioned the dependencies in the cover > > letter). > > You could just move the below part to the second dtsi patch. Then > compile won't be broken. > > clocks = <&cpg CPG_MOD R9A07G043_NCEPLIC_ACLK>; > power-domains = <&cpg>; > resets = <&cpg R9A07G043_NCEPLIC_ARESETN>; The makefile for this directory is not added until the next patch right? The compile shouldn't be broken here since it therefore cannot be compiled? Slightly confused, Conor. > > > > > [0] arch/arm64/boot/dts/renesas/r9a07g043.dtsi > > [1] https://patchwork.kernel.org/project/linux-renesas-soc/cover/20221025220629.79321-1-prabhakar.mahadev-lad.rj@bp.renesas.com/ > > > > > > + > > > > +/ { > > > > + cpus { > > > > + #address-cells = <1>; > > > > + #size-cells = <0>; > > > > + timebase-frequency = <12000000>; > > > > + > > > > + cpu0: cpu@0 { > > > > + compatible = "andestech,ax45mp", "riscv"; > > > > + device_type = "cpu"; > > > > + reg = <0x0>; > > > > + status = "okay"; > > > > + riscv,isa = "rv64imafdc"; > > > > + mmu-type = "riscv,sv39"; > > > > + i-cache-size = <0x8000>; > > > > + i-cache-line-size = <0x40>; > > > > + d-cache-size = <0x8000>; > > > > + d-cache-line-size = <0x40>; > > > > + clocks = <&cpg CPG_CORE R9A07G043_CLK_I>; > > > > + > > > > + cpu0_intc: interrupt-controller { > > > > + #interrupt-cells = <1>; > > > > + compatible = "riscv,cpu-intc"; > > > > + interrupt-controller; > > > > + }; > > > > + }; > > > > + }; > > > > +}; > > > > + > > > > +&soc { > > > > + interrupt-parent = <&plic>; > > > > + > > > > + plic: interrupt-controller@12c00000 { > > > > + compatible = "renesas,r9a07g043-plic", "andestech,nceplic100"; > > > > + #interrupt-cells = <2>; > > > > + #address-cells = <0>; > > > > + riscv,ndev = <511>; > > > > + interrupt-controller; > > > > + reg = <0x0 0x12c00000 0 0x400000>; > > > > + clocks = <&cpg CPG_MOD R9A07G043_NCEPLIC_ACLK>; > > > > + power-domains = <&cpg>; > > > > + resets = <&cpg R9A07G043_NCEPLIC_ARESETN>; > > > Ditto, Where is cpg? in r9a07g043.dtsi? > > > > > Yes CPG node is in r9a07g043.dtsi. > > > > Cheers, > > Prabhakar > > > > -- > Best Regards > Guo Ren