Received: by 2002:a05:6358:111d:b0:dc:6189:e246 with SMTP id f29csp382514rwi; Mon, 31 Oct 2022 02:40:01 -0700 (PDT) X-Google-Smtp-Source: AMsMyM4Fausw0fZTLM4jV2S5tiRnbQnWA1sWI+wp5ilB5YJu0+pVAvB8382C2IkLA4KpuhEmENeW X-Received: by 2002:aa7:c6c1:0:b0:460:f684:901a with SMTP id b1-20020aa7c6c1000000b00460f684901amr12731792eds.6.1667209201551; Mon, 31 Oct 2022 02:40:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1667209201; cv=none; d=google.com; s=arc-20160816; b=lKKWmlyCO7tEHU/M6LsuJxESbmCnMAuuqVjX303ksKnccXTDdo382kC6hddOI+xfsu oZ3wLZHumCDOcPOdKJN06Rv7v5ai+ZDKb2hNwPKEsyybfqEoMpYNsAtTuZrAtdb/TA4G S+5GOWnu4FIKegV06MINA/MmDyjh3/0/Qrc9VEPcMBg8QhrSBnjslC7xRvKJ8ClA8SHJ tWedMkn4U2ukNtLuf2/lG8stcGWXRnrATj6jwhxTccspLZ1madEVAEM+1xJyErr8D8Ub pRIOKdqH0RNUvYU+1KMicjuexuJWH51ExN7PGodzfrdLLniUIGFxtDPC1LFjHB4aDRHH ctdQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from; bh=L7AoLV+YTkgeXLkhkB5uTg/IkKPDlkTKCyr0Kyth1fs=; b=s4sijt9Q4fjKlw7GDtXh0HbNsdVJ2SHUjVKnXmxwLUUNptuCKw4tNGo9pA9AudHhbM BhgZJxZmPJ9d2HsjEM90JpLLUAbnKaufDxJgbEl0KNCQDLQ/Vv7rz0EB3ExFsNeiB0RJ Ky/3CsTkpJDpkREXVFGnjndXBKwPEv6HW1EmBEAxcVELdwmRSdgVeJ91cG1FCxKWUwlM TCbIF8MUwCeNsZEJt3qu+/oEHtomuFpKo3WHt6WAtaCYSSCvBKTneVoJGbHIGt+khbzt 39+E2zmB39x4toSLwof5YuA52zR+MCahcvOWWnCzCVMJ/kmPMJJ27+HykqowhJKGiOmd 3Hjg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id gn15-20020a1709070d0f00b0078db70cc9b8si7709680ejc.606.2022.10.31.02.39.38; Mon, 31 Oct 2022 02:40:01 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230234AbiJaJUp (ORCPT + 99 others); Mon, 31 Oct 2022 05:20:45 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:50736 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230225AbiJaJUY (ORCPT ); Mon, 31 Oct 2022 05:20:24 -0400 Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 71918DF07; Mon, 31 Oct 2022 02:20:12 -0700 (PDT) Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 863CA23A; Mon, 31 Oct 2022 02:20:18 -0700 (PDT) Received: from pierre123.arm.com (unknown [10.57.7.107]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id 19A883F703; Mon, 31 Oct 2022 02:20:09 -0700 (PDT) From: Pierre Gondois To: linux-kernel@vger.kernel.org Cc: pierre.gondois@arm.com, Rob.Herring@arm.com, Chanho Min , Rob Herring , Krzysztof Kozlowski , linux-arm-kernel@lists.infradead.org, devicetree@vger.kernel.org Subject: [PATCH 09/20] arm64: dts: Update cache properties for lg Date: Mon, 31 Oct 2022 10:20:11 +0100 Message-Id: <20221031092011.532395-1-pierre.gondois@arm.com> X-Mailer: git-send-email 2.25.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-4.2 required=5.0 tests=BAYES_00,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_NONE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The DeviceTree Specification v0.3 specifies that the cache node 'compatible' and 'cache-level' properties are 'required'. Cf. s3.8 Multi-level and Shared Cache Nodes The recently added init_of_cache_level() function checks these properties. Add them if missing. Signed-off-by: Pierre Gondois --- arch/arm64/boot/dts/lg/lg1312.dtsi | 1 + arch/arm64/boot/dts/lg/lg1313.dtsi | 1 + 2 files changed, 2 insertions(+) diff --git a/arch/arm64/boot/dts/lg/lg1312.dtsi b/arch/arm64/boot/dts/lg/lg1312.dtsi index 78ae73d0cf36..25ed9aeee2dc 100644 --- a/arch/arm64/boot/dts/lg/lg1312.dtsi +++ b/arch/arm64/boot/dts/lg/lg1312.dtsi @@ -48,6 +48,7 @@ cpu3: cpu@3 { }; L2_0: l2-cache0 { compatible = "cache"; + cache-level = <2>; }; }; diff --git a/arch/arm64/boot/dts/lg/lg1313.dtsi b/arch/arm64/boot/dts/lg/lg1313.dtsi index 2173316573be..db82fd4cc759 100644 --- a/arch/arm64/boot/dts/lg/lg1313.dtsi +++ b/arch/arm64/boot/dts/lg/lg1313.dtsi @@ -48,6 +48,7 @@ cpu3: cpu@3 { }; L2_0: l2-cache0 { compatible = "cache"; + cache-level = <2>; }; }; -- 2.25.1