Received: by 2002:a05:6358:111d:b0:dc:6189:e246 with SMTP id f29csp4150470rwi; Wed, 2 Nov 2022 07:25:13 -0700 (PDT) X-Google-Smtp-Source: AMsMyM44UnIK30TU50dai+jSKDWa5Hr2tgEPpBHkb6yw6h1thWJ/w4/Aup8rFfo/ViDpxgEHeY+d X-Received: by 2002:a17:906:c14f:b0:793:30e1:96be with SMTP id dp15-20020a170906c14f00b0079330e196bemr24425601ejc.447.1667399113306; Wed, 02 Nov 2022 07:25:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1667399113; cv=none; d=google.com; s=arc-20160816; b=tutEU9Apzi6eedzZW7Lstswks1UCE1vIg9wuQqJ4cjFuHriAFUMvPzYBr8hqvL4I7v AUU3bCfQPl9XfqedVJ96Yu34C85F4Si76UgXFo/HEJYQ+iN2jak/N9bUkgNNvAz7Ymzd 71UpZhz7a1CpU3Lh+96tFfYzO9Jt3ao7X2iLXTzF6fnHYch4sTecvHsKIOMl+hARIyq1 tseCK8UQ8T+U1cTBW8zrTJfbfaQDQbUM6BLpz2AqKh9xORTvqWOYazbzjPtMlefWEC4e AQzZcSmtSQvr4keRxHiLnDAi3ss/TeX1iZJyDSo9X7ljHdjBWt2mfE6gEgdL2m71wT3X wlhg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=RvY1t8d2DDNkn813R2BzjKxIxBFV0sqyCIGH+RICWH4=; b=W6xXyilL7EWJuUUPfdjPb0+QR/NJESrHt4O9ta2AE6eejlX2y180kd/JXeZCs1vw+N RA/SNSGtV/VFxQPv7NyIctOF86PYEfDZRltjFAeqUxMwL0XcN4XjxJu6C9r8J1UjZv7H eqEXpVLdb3Vh9UjT2IWOgd4nO0E6Sdi92W7iNjpwDzlXomsSCXIb11+ri7ZcNr4uqo6L Ar9KovP25q3xhaLyrqcA4c4S/2UYAPowPbjPsfDg+5sj0ei7sAr/M0cLj/LvYGQReVj4 k/VWOuZ+29/jsrEbHymvYZdWu+N2KtmXnFbzhZxZka0ZStUJmdXp54eXXpn6DVBgbFOX PC9A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=THE0vbp3; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id d8-20020a50cd48000000b00461e95b2721si15002926edj.129.2022.11.02.07.24.47; Wed, 02 Nov 2022 07:25:13 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=THE0vbp3; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231405AbiKBORb (ORCPT + 99 others); Wed, 2 Nov 2022 10:17:31 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42232 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231373AbiKBORZ (ORCPT ); Wed, 2 Nov 2022 10:17:25 -0400 Received: from mail-ej1-x634.google.com (mail-ej1-x634.google.com [IPv6:2a00:1450:4864:20::634]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7C38D27B21; Wed, 2 Nov 2022 07:17:20 -0700 (PDT) Received: by mail-ej1-x634.google.com with SMTP id q9so45767500ejd.0; Wed, 02 Nov 2022 07:17:20 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=RvY1t8d2DDNkn813R2BzjKxIxBFV0sqyCIGH+RICWH4=; b=THE0vbp3D/eVQ2z/qfHOY49273zjCOuaMmI6ApSWe7rY+VYKbgL/CzRoWaMT8LTQ/l i9Nl2DOjxoOvcxRBQZ69jrEF4YHMTz0ElpJUKPBzZqwnRg3bPMkdFSHsleX8iNwzsjGn 3HIJX7t4eFBnE8DTOv6vBGAYky9Esi1FKe/pjkvMmU/NfmYWSrMfM2kvGmZs3A1KGoZE u+zaZ1n4SDrAzxlvs7WoyYpftrg52A/JYg/TbGzM7i31evIG99JJMrvlF/kwuCpIMXYB zNtdfjML++MfjAjOoLc23N2HxPe5KeZGWrFV8OMjTCUy/eX/VgmlYFTkdUYGGaZwPlmB DcRQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=RvY1t8d2DDNkn813R2BzjKxIxBFV0sqyCIGH+RICWH4=; b=NU2vK04S7+DcdyOXHgZnfEgFvDuKYl2l9I6hxoHUvhqDxmN7vYaXhHyqunnkVJy7W+ VGA7pjmCP12s9LTd0aNqIcuTSjnLz0llBcTgyCp1cRm+Swz6ir+Gwdj/X5qkcs4FrfPX RbXqQJKarWm/nd1hZT63ChwQUMq1pNhNVqnNm7VPYkXK4jxP54cXAjCeTjri/A7bohnO WmFfGz9c52MECt3yWMwPUqSiRkmls4Lfo8OSt1JW+X/B4DYaXua3WuNYZJL1yPZ4+o12 8vr8IsrPlXuDTqthzqLs35/eWkmSa+brLDlFKUeOFeWDIThIqfNil0C7xkufVZL/HJe3 XdDQ== X-Gm-Message-State: ACrzQf2qakMZqtNiF95YqjrN11dMpthG5czeRrFiKrSnyNWOTiJeHpfr xANwXLBQqqGEXoJ3bWuFz7Y= X-Received: by 2002:a17:907:a068:b0:7ad:956f:f13d with SMTP id ia8-20020a170907a06800b007ad956ff13dmr24290056ejc.643.1667398638735; Wed, 02 Nov 2022 07:17:18 -0700 (PDT) Received: from localhost ([88.227.60.86]) by smtp.gmail.com with UTF8SMTPSA id fy8-20020a170906b7c800b0073a20469f31sm5480449ejb.41.2022.11.02.07.17.17 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Wed, 02 Nov 2022 07:17:18 -0700 (PDT) From: Sasha Finkelstein To: thierry.reding@gmail.com, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org Cc: marcan@marcan.st, sven@svenpeter.dev, alyssa@rosenzweig.io, asahi@lists.linux.dev, linux-arm-kernel@lists.infradead.org, linux-pwm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Sasha Finkelstein Subject: [PATCH v2 2/4] pwm: Add Apple PWM controller Date: Wed, 2 Nov 2022 17:15:11 +0300 Message-Id: <20221102141513.49289-3-fnkl.kernel@gmail.com> X-Mailer: git-send-email 2.24.3 (Apple Git-128) In-Reply-To: <20221102141513.49289-1-fnkl.kernel@gmail.com> References: <20221102141513.49289-1-fnkl.kernel@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM, RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Adds the Apple PWM controller driver. Signed-off-by: Sasha Finkelstein --- drivers/pwm/Kconfig | 12 ++++ drivers/pwm/Makefile | 1 + drivers/pwm/pwm-apple.c | 127 ++++++++++++++++++++++++++++++++++++++++ 3 files changed, 140 insertions(+) create mode 100644 drivers/pwm/pwm-apple.c diff --git a/drivers/pwm/Kconfig b/drivers/pwm/Kconfig index 60d13a949bc5..c3be11468414 100644 --- a/drivers/pwm/Kconfig +++ b/drivers/pwm/Kconfig @@ -51,6 +51,18 @@ config PWM_AB8500 To compile this driver as a module, choose M here: the module will be called pwm-ab8500. +config PWM_APPLE + tristate "Apple SoC PWM support" + depends on ARCH_APPLE || COMPILE_TEST + help + Generic PWM framework driver for PWM controller present on + Apple SoCs + + Say Y here if you have an ARM Apple laptop, otherwise say N + + To compile this driver as a module, choose M here: the module + will be called pwm-apple. + config PWM_ATMEL tristate "Atmel PWM support" depends on ARCH_AT91 || COMPILE_TEST diff --git a/drivers/pwm/Makefile b/drivers/pwm/Makefile index 7bf1a29f02b8..19899b912e00 100644 --- a/drivers/pwm/Makefile +++ b/drivers/pwm/Makefile @@ -2,6 +2,7 @@ obj-$(CONFIG_PWM) += core.o obj-$(CONFIG_PWM_SYSFS) += sysfs.o obj-$(CONFIG_PWM_AB8500) += pwm-ab8500.o +obj-$(CONFIG_PWM_APPLE) += pwm-apple.o obj-$(CONFIG_PWM_ATMEL) += pwm-atmel.o obj-$(CONFIG_PWM_ATMEL_HLCDC_PWM) += pwm-atmel-hlcdc.o obj-$(CONFIG_PWM_ATMEL_TCB) += pwm-atmel-tcb.o diff --git a/drivers/pwm/pwm-apple.c b/drivers/pwm/pwm-apple.c new file mode 100644 index 000000000000..7b2936346f4e --- /dev/null +++ b/drivers/pwm/pwm-apple.c @@ -0,0 +1,127 @@ +// SPDX-License-Identifier: GPL-2.0 OR MIT +/* + * Driver for the Apple SoC PWM controller + * + * Copyright The Asahi Linux Contributors + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#define PWM_CONTROL 0x00 +#define PWM_ON_CYCLES 0x1c +#define PWM_OFF_CYCLES 0x18 + +#define CTRL_ENABLE BIT(0) +#define CTRL_MODE BIT(2) +#define CTRL_UPDATE BIT(5) +#define CTRL_TRIGGER BIT(9) +#define CTRL_INVERT BIT(10) +#define CTRL_OUTPUT_ENABLE BIT(14) + +struct apple_pwm { + struct pwm_chip chip; + void __iomem *base; + u64 clkrate; +}; + +static int apple_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm, + const struct pwm_state *state) +{ + struct apple_pwm *fpwm; + u64 on_cycles, off_cycles; + + fpwm = container_of(chip, struct apple_pwm, chip); + if (state->enabled) { + on_cycles = mul_u64_u64_div_u64(fpwm->clkrate, + state->duty_cycle, NSEC_PER_SEC); + off_cycles = mul_u64_u64_div_u64(fpwm->clkrate, + state->period, NSEC_PER_SEC) - on_cycles; + writel(on_cycles, fpwm->base + PWM_ON_CYCLES); + writel(off_cycles, fpwm->base + PWM_OFF_CYCLES); + writel(CTRL_ENABLE | CTRL_OUTPUT_ENABLE | CTRL_UPDATE, + fpwm->base + PWM_CONTROL); + } else { + writel(0, fpwm->base + PWM_CONTROL); + } + return 0; +} + +static void apple_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm, + struct pwm_state *state) +{ + struct apple_pwm *fpwm; + u32 on_cycles, off_cycles, ctrl; + + fpwm = container_of(chip, struct apple_pwm, chip); + + ctrl = readl(fpwm->base + PWM_CONTROL); + on_cycles = readl(fpwm->base + PWM_ON_CYCLES); + off_cycles = readl(fpwm->base + PWM_OFF_CYCLES); + + state->enabled = (ctrl & CTRL_ENABLE) && (ctrl & CTRL_OUTPUT_ENABLE); + state->polarity = PWM_POLARITY_NORMAL; + state->duty_cycle = div_u64(on_cycles, fpwm->clkrate) * NSEC_PER_SEC; + state->period = div_u64(off_cycles + on_cycles, fpwm->clkrate) * NSEC_PER_SEC; +} + +static const struct pwm_ops apple_pwm_ops = { + .apply = apple_pwm_apply, + .get_state = apple_pwm_get_state, + .owner = THIS_MODULE, +}; + +static int apple_pwm_probe(struct platform_device *pdev) +{ + struct apple_pwm *pwm; + struct clk *clk; + int ret; + + pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL); + if (!pwm) + return -ENOMEM; + + pwm->base = devm_platform_ioremap_resource(pdev, 0); + if (IS_ERR(pwm->base)) + return PTR_ERR(pwm->base); + + platform_set_drvdata(pdev, pwm); + + clk = devm_clk_get_enabled(&pdev->dev, NULL); + if (IS_ERR(clk)) + return PTR_ERR(clk); + + pwm->clkrate = clk_get_rate(clk); + pwm->chip.dev = &pdev->dev; + pwm->chip.npwm = 1; + pwm->chip.ops = &apple_pwm_ops; + + ret = devm_pwmchip_add(&pdev->dev, &pwm->chip); + return ret; +} + +static const struct of_device_id apple_pwm_of_match[] = { + { .compatible = "apple,s5l-fpwm" }, + {} +}; +MODULE_DEVICE_TABLE(of, apple_pwm_of_match); + +static struct platform_driver apple_pwm_driver = { + .probe = apple_pwm_probe, + .driver = { + .name = "apple-pwm", + .owner = THIS_MODULE, + .of_match_table = apple_pwm_of_match, + }, +}; +module_platform_driver(apple_pwm_driver); + +MODULE_DESCRIPTION("Apple SoC PWM driver"); +MODULE_LICENSE("Dual MIT/GPL"); -- 2.37.3