Received: by 2002:a05:6358:111d:b0:dc:6189:e246 with SMTP id f29csp977092rwi; Wed, 2 Nov 2022 22:23:05 -0700 (PDT) X-Google-Smtp-Source: AMsMyM71M2GeKnSOip16dEJN3mVkUfTdS/NhWRrfv9ON0qZO+TLIpdkWk1x4Dx3TMswdPOdByB54 X-Received: by 2002:a17:90b:1e4b:b0:213:519a:ffdb with SMTP id pi11-20020a17090b1e4b00b00213519affdbmr45571507pjb.184.1667452985391; Wed, 02 Nov 2022 22:23:05 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1667452985; cv=none; d=google.com; s=arc-20160816; b=r2GhbA5i4x5XfVUfij7+05E0q1Tw9ZraJjwkHS9YPg03HIwGgRhEAeD14CpJEHGxQM tyHgpjKA1UfStSuLE7e/m2usD4nJeygku0meL15/PJ5y5JZqceCmGWp5x9alA5ITc46L u+I2xFdSlUGgaq4lZKKGelLLu23p0LmIbCfmYZ3D45ckp4/CAYe99OzAvt/BJoAUu089 b43eBcpNGQ7ZMGSahhX7/vxcSxhygYGI+qdX75OmK03zJ9JxSdQIlb0GkDG/aGXnm1PT nPawS3SSA6sBPKQxRSPCwghm7EP+8Bprc2MJ26EJlef7WZnVs3/sgkc3AufI35oKtG0N jj6g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=NzgUakEGMn0LhkXTs+i0Knhm6d7cDmcSO4HligZApCY=; b=YtSApqKRtHa8iMJCKhKUnYdxhsjnAfoDEpEIrKfCnR1YJm3e1mWI4HRoYy9RiGcURk HtUcJ3+bYOv8VdEBAWIO2OUbAHX7Lc6iEP1B+7NVUzDaIF5BEzZ/ZcPidqKBgNjVCLsf fp/GPRqRxNiPG1Mgm6GsoilfXuRyO94/D9/ui1F/7tc4Ylj1svc1yKO5yXtcDgkHYbkS F/MRuWItuGBV8bfO3s7twqg8KPUYZmuWFI3EL455qnb3CkeM1tFeDr85vIObVi56yu5Z 2Kd+p3MojsTtnEI1POFyqM5qxEfdfPw6C0q93xJ7ZIeiCVedjFKbjmQuH/QssBKz+HRT C3jQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=nXd7Uins; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id e11-20020a170902cf4b00b0017f8d9b7e5fsi18832553plg.133.2022.11.02.22.22.53; Wed, 02 Nov 2022 22:23:05 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=nXd7Uins; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229873AbiKCE7m (ORCPT + 97 others); Thu, 3 Nov 2022 00:59:42 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41892 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229980AbiKCE7d (ORCPT ); Thu, 3 Nov 2022 00:59:33 -0400 Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 19C8C1836A; Wed, 2 Nov 2022 21:59:31 -0700 (PDT) Received: from pps.filterd (m0279862.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.19/8.17.1.19) with ESMTP id 2A34gt0b004736; Thu, 3 Nov 2022 04:59:22 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=qcppdkim1; bh=NzgUakEGMn0LhkXTs+i0Knhm6d7cDmcSO4HligZApCY=; b=nXd7UinsJ3u/eHPtSL39GePnfNL5rU3g1zczTX7041mbHCzcUGWriwuYFgRVwZVc5Unv q3p60bwAl4zzu41cWYmKpF2ba6nWQL2bgHGPLff14Rj6ya7CncYdLp3mvQaRVsEWic3R bhSP7taFHYG2IQbLQtsM1GxFs4HfnYjhS9y2mjMQzUOj8aCUZmhFtqZGQRYycx0lafyf DE8K9/324gteiy79BHWxDRHUyUOP+utk1UJqxcWBBavbeOReeGJjbS69KHEPPCRX2AUC cMkQLw45k5W4rdbi8V6Iwkn+LFmRcxNisi6fnWfwUeT5KNx8QeyX99Uk2KZfMsxD6iV9 6w== Received: from nalasppmta05.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3km6tnr2fs-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 03 Nov 2022 04:59:22 +0000 Received: from nalasex01a.na.qualcomm.com (nalasex01a.na.qualcomm.com [10.47.209.196]) by NALASPPMTA05.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 2A34xLG1006663 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 3 Nov 2022 04:59:21 GMT Received: from blr-ubuntu-87.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.29; Wed, 2 Nov 2022 21:59:17 -0700 From: Sibi Sankar To: , , , , CC: , , , , , , Sibi Sankar Subject: [RFC 2/2] firmware: arm_scmi: Add SCMI QTI Memlat vendor protocol Date: Thu, 3 Nov 2022 10:28:32 +0530 Message-ID: <1667451512-9655-3-git-send-email-quic_sibis@quicinc.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1667451512-9655-1-git-send-email-quic_sibis@quicinc.com> References: <1667451512-9655-1-git-send-email-quic_sibis@quicinc.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01a.na.qualcomm.com (10.47.209.196) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-GUID: hMtAXVK4QTOwMn819pwFXitHtVUlOVbV X-Proofpoint-ORIG-GUID: hMtAXVK4QTOwMn819pwFXitHtVUlOVbV X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.205,Aquarius:18.0.895,Hydra:6.0.545,FMLib:17.11.122.1 definitions=2022-11-02_15,2022-11-02_01,2022-06-22_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 phishscore=0 mlxlogscore=999 priorityscore=1501 lowpriorityscore=0 spamscore=0 mlxscore=0 bulkscore=0 impostorscore=0 suspectscore=0 adultscore=0 malwarescore=0 clxscore=1015 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.12.0-2210170000 definitions=main-2211030035 X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for the SCMI QTI memlat (memory latency) vendor protocol. The QTI memlat vendor protocol takes in several tuneables including the IPM ratio (Instructions Per Miss), bus bandwidth requirements and PMU maps to enable frequency scaling of various buses (L3/LLCC/DDR) performed by the memory latency governor running on the CPUSS Control Processor. Signed-off-by: Sibi Sankar --- drivers/firmware/arm_scmi/Kconfig | 10 + drivers/firmware/arm_scmi/Makefile | 1 + drivers/firmware/arm_scmi/qcom_memlat_vendor.c | 269 +++++++++++++++++++++++++ include/linux/scmi_protocol.h | 36 ++++ 4 files changed, 316 insertions(+) create mode 100644 drivers/firmware/arm_scmi/qcom_memlat_vendor.c diff --git a/drivers/firmware/arm_scmi/Kconfig b/drivers/firmware/arm_scmi/Kconfig index a14f65444b35..814a3fc37dc1 100644 --- a/drivers/firmware/arm_scmi/Kconfig +++ b/drivers/firmware/arm_scmi/Kconfig @@ -136,6 +136,16 @@ config ARM_SCMI_TRANSPORT_VIRTIO_ATOMIC_ENABLE endif #ARM_SCMI_PROTOCOL +config QTI_SCMI_MEMLAT_PROTOCOL + tristate "Qualcomm Technologies, Inc. SCMI MEMLAT vendor Protocol" + depends on ARM_SCMI_PROTOCOL && QCOM_CPUCP_MBOX + help + The SCMI QTI memlat vendor protocol adds support for the frequency + scaling of buses (L3/LLCC/DDR) by the QTI HW memlat governor running + on the CPUSS Control Processor (CPUCP). + + Say Y here if you want to build this driver. + config ARM_SCMI_POWER_DOMAIN tristate "SCMI power domain driver" depends on ARM_SCMI_PROTOCOL || (COMPILE_TEST && OF) diff --git a/drivers/firmware/arm_scmi/Makefile b/drivers/firmware/arm_scmi/Makefile index 9ea86f8cc8f7..78e6d72fb9bb 100644 --- a/drivers/firmware/arm_scmi/Makefile +++ b/drivers/firmware/arm_scmi/Makefile @@ -11,6 +11,7 @@ scmi-protocols-y = base.o clock.o perf.o power.o reset.o sensors.o system.o volt scmi-module-objs := $(scmi-bus-y) $(scmi-driver-y) $(scmi-protocols-y) \ $(scmi-transport-y) obj-$(CONFIG_ARM_SCMI_PROTOCOL) += scmi-module.o +obj-$(CONFIG_QTI_SCMI_MEMLAT_PROTOCOL) += qcom_memlat_vendor.o obj-$(CONFIG_ARM_SCMI_POWER_DOMAIN) += scmi_pm_domain.o obj-$(CONFIG_ARM_SCMI_POWER_CONTROL) += scmi_power_control.o diff --git a/drivers/firmware/arm_scmi/qcom_memlat_vendor.c b/drivers/firmware/arm_scmi/qcom_memlat_vendor.c new file mode 100644 index 000000000000..4b7db309e633 --- /dev/null +++ b/drivers/firmware/arm_scmi/qcom_memlat_vendor.c @@ -0,0 +1,269 @@ +// SPDX-License-Identifier: GPL-2.0-only +/* + * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved. + */ + +#include +#include + +#include "protocols.h" + +#define MAX_MAP_ENTRIES 14 +#define MAX_PMU_ENTRIES 24 + +enum scmi_memlat_protocol_cmd { + MEMLAT_SET_CPU_GROUP = 0x10, + MEMLAT_SET_MONITOR = 0x11, + MEMLAT_COMMON_PMU_MAP = 0x12, + MEMLAT_MON_PMU_MAP = 0x13, + MEMLAT_IPM_RATIO = 0x14, + MEMLAT_STALL_RATIO = 0x15, + MEMLAT_SAMPLE_MS = 0x18, + MEMLAT_MON_FREQ_MAP = 0x19, + MEMLAT_START_MONITOR = 0x1c, + MEMLAT_STOP_MONITOR = 0x1d, +}; + +struct node_msg { + u32 cpumask; + u32 mon_type; +}; + +struct scalar_param_msg { + u32 cpumask; + u32 mon_type; + u32 val; +}; + +struct map_table { + u32 v1; + u32 v2; +}; + +struct map_param_msg { + u32 cpumask; + u32 mon_type; + u32 nr_rows; + struct map_table tbl[MAX_MAP_ENTRIES]; +}; + +struct pmu_map_msg { + u32 cpumask; + u32 mon_type; + u32 nr_entries; + u32 pmu[MAX_PMU_ENTRIES]; +}; + +static int scmi_set_cpugrp_mon(const struct scmi_protocol_handle *ph, + u32 cpus_mpidr, u32 mon_type, u32 msg_id) +{ + int ret = 0; + struct scmi_xfer *t; + struct node_msg *msg; + + ret = ph->xops->xfer_get_init(ph, msg_id, sizeof(*msg), sizeof(*msg), &t); + if (ret) + return ret; + + msg = t->tx.buf; + msg->cpumask = cpu_to_le32(cpus_mpidr); + msg->mon_type = cpu_to_le32(mon_type); + ret = ph->xops->do_xfer(ph, t); + ph->xops->xfer_put(ph, t); + + return ret; +} + +static int scmi_set_mon(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, u32 mon_type) +{ + return scmi_set_cpugrp_mon(ph, cpus_mpidr, mon_type, MEMLAT_SET_MONITOR); +} + +static int scmi_set_cpu_grp(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, u32 mon_type) +{ + return scmi_set_cpugrp_mon(ph, cpus_mpidr, mon_type, MEMLAT_SET_CPU_GROUP); +} + +static int scmi_send_pmu_map_command(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, + u32 mon_type, u32 nr_entries, void *buf, u32 msg_id) +{ + u32 *dst; + int ret, i = 0; + struct scmi_xfer *t; + struct pmu_map_msg *msg; + struct map_table *src = buf; + + if (nr_entries > MAX_PMU_ENTRIES) + return -EINVAL; + + ret = ph->xops->xfer_get_init(ph, msg_id, sizeof(*msg), sizeof(*msg), &t); + if (ret) + return ret; + + msg = t->tx.buf; + msg->cpumask = cpu_to_le32(cpus_mpidr); + msg->mon_type = cpu_to_le32(mon_type); + msg->nr_entries = cpu_to_le32(nr_entries); + dst = msg->pmu; + + for (i = 0; i < nr_entries; i++) + dst[i] = cpu_to_le32(src[i].v2); + + ret = ph->xops->do_xfer(ph, t); + ph->xops->xfer_put(ph, t); + return ret; +} + +static int scmi_common_pmu_map(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, + u32 mon_type, u32 nr_entries, void *buf) +{ + return scmi_send_pmu_map_command(ph, cpus_mpidr, mon_type, nr_entries, + buf, MEMLAT_COMMON_PMU_MAP); +} + +static int scmi_mon_pmu_map(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, + u32 mon_type, u32 nr_entries, void *buf) +{ + return scmi_send_pmu_map_command(ph, cpus_mpidr, mon_type, nr_entries, + buf, MEMLAT_MON_PMU_MAP); +} + +static int scmi_freq_map(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, + u32 mon_type, u32 nr_rows, void *buf) +{ + int ret, i = 0; + struct scmi_xfer *t; + struct map_param_msg *msg; + struct map_table *tbl, *src = buf; + + if (nr_rows > MAX_MAP_ENTRIES) + return -EINVAL; + + ret = ph->xops->xfer_get_init(ph, MEMLAT_MON_FREQ_MAP, sizeof(*msg), + sizeof(*msg), &t); + if (ret) + return ret; + + msg = t->tx.buf; + msg->cpumask = cpu_to_le32(cpus_mpidr); + msg->mon_type = cpu_to_le32(mon_type); + msg->nr_rows = cpu_to_le32(nr_rows); + tbl = msg->tbl; + + for (i = 0; i < nr_rows; i++) { + tbl[i].v1 = cpu_to_le32(src[i].v1); + tbl[i].v2 = cpu_to_le32(src[i].v2); + } + + ret = ph->xops->do_xfer(ph, t); + ph->xops->xfer_put(ph, t); + return ret; +} + +static int scmi_set_tunable(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, + u32 msg_id, u32 mon_type, u32 val) +{ + int ret = 0; + struct scmi_xfer *t; + struct scalar_param_msg *msg; + + ret = ph->xops->xfer_get_init(ph, msg_id, sizeof(*msg), sizeof(*msg), &t); + if (ret) + return ret; + + msg = t->tx.buf; + msg->cpumask = cpu_to_le32(cpus_mpidr); + msg->mon_type = cpu_to_le32(mon_type); + msg->val = cpu_to_le32(val); + ret = ph->xops->do_xfer(ph, t); + ph->xops->xfer_put(ph, t); + + return ret; +} + +static int scmi_ipm_ratio(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, + u32 mon_type, u32 val) +{ + return scmi_set_tunable(ph, cpus_mpidr, MEMLAT_IPM_RATIO, mon_type, val); +} + +static int scmi_stall_ratio(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, + u32 mon_type, u32 val) +{ + return scmi_set_tunable(ph, cpus_mpidr, MEMLAT_STALL_RATIO, mon_type, val); +} + +static int scmi_sample_ms(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, + u32 mon_type, u32 val) +{ + return scmi_set_tunable(ph, cpus_mpidr, MEMLAT_SAMPLE_MS, mon_type, val); +} + +static int scmi_send_start_stop(const struct scmi_protocol_handle *ph, + u32 cpus_mpidr, u32 mon_type, u32 msg_id) +{ + int ret = 0; + struct scmi_xfer *t; + struct scalar_param_msg *msg; + + ret = ph->xops->xfer_get_init(ph, msg_id, sizeof(*msg), sizeof(*msg), &t); + if (ret) + return ret; + + msg = t->tx.buf; + msg->cpumask = cpu_to_le32(cpus_mpidr); + msg->mon_type = cpu_to_le32(mon_type); + ret = ph->xops->do_xfer(ph, t); + ph->xops->xfer_put(ph, t); + + return ret; +} + +static int scmi_stop_mon(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, u32 mon_type) +{ + return scmi_send_start_stop(ph, cpus_mpidr, mon_type, MEMLAT_STOP_MONITOR); +} + +static int scmi_start_mon(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, u32 mon_type) +{ + return scmi_send_start_stop(ph, cpus_mpidr, mon_type, MEMLAT_START_MONITOR); +} + +static struct scmi_vendor_memlat_ops memlat_ops = { + .set_cpu_grp = scmi_set_cpu_grp, + .freq_map = scmi_freq_map, + .set_mon = scmi_set_mon, + .common_pmu_map = scmi_common_pmu_map, + .mon_pmu_map = scmi_mon_pmu_map, + .ipm_ratio = scmi_ipm_ratio, + .stall_ratio = scmi_stall_ratio, + .sample_ms = scmi_sample_ms, + .start_monitor = scmi_start_mon, + .stop_monitor = scmi_stop_mon, +}; + +static int scmi_vendor_memlat_protocol_init(const struct scmi_protocol_handle *ph) +{ + int ret; + u32 version; + + ret = ph->xops->version_get(ph, &version); + if (ret) + return ret; + + dev_dbg(ph->dev, "Memlat Version %d.%d\n", + PROTOCOL_REV_MAJOR(version), PROTOCOL_REV_MINOR(version)); + + return 0; +} + +static const struct scmi_protocol scmi_vendor_memlat = { + .id = SCMI_VENDOR_PROTOCOL_MEMLAT, + .owner = THIS_MODULE, + .instance_init = &scmi_vendor_memlat_protocol_init, + .ops = &memlat_ops, +}; +module_scmi_protocol(scmi_vendor_memlat); + +MODULE_DESCRIPTION("Qualcomm Technologies, Inc. SCMI Memlat Protocol"); +MODULE_LICENSE("GPL"); diff --git a/include/linux/scmi_protocol.h b/include/linux/scmi_protocol.h index 4f765bc788ff..57abb5be45c9 100644 --- a/include/linux/scmi_protocol.h +++ b/include/linux/scmi_protocol.h @@ -677,6 +677,40 @@ struct scmi_powercap_proto_ops { }; /** + * struct scmi_vendor_memlat_ops - represents the various operations provided + * by SCMI QTI HW Memlat Vendor Protocol + * + * @cpu_grp: set the cpugrp + * @set_mon: set the supported monitors + * @common_pmu_map: sets the common PMU map supported by governor + * @mon_pmu_map: sets the additional PMU map supported by governor + * @ipm_ratio: sets the ratio_ceil needed for hw memlat governor + * @stall_ratio: sets the stall_floor needed for hw memlat governor + * @sample_ms: sets the poll iterval of the governor + * @freq_map: sets the freq_map of the governor + * @start_mon: starts the monitor in firmware + * @stop_mon: stops the monitor in firmware + */ +struct scmi_vendor_memlat_ops { + int (*set_cpu_grp)(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, u32 mon_type); + int (*set_mon)(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, u32 mon_type); + int (*common_pmu_map)(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, u32 mon_type, + u32 nr_rows, void *buf); + int (*mon_pmu_map)(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, u32 mon_type, + u32 nr_rows, void *buf); + int (*ipm_ratio)(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, + u32 mon_type, u32 val); + int (*stall_ratio)(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, + u32 mon_type, u32 val); + int (*sample_ms)(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, + u32 mon_type, u32 val); + int (*freq_map)(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, u32 mon_type, + u32 nr_rows, void *buf); + int (*start_monitor)(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, u32 mon_type); + int (*stop_monitor)(const struct scmi_protocol_handle *ph, u32 cpus_mpidr, u32 mon_type); +}; + +/** * struct scmi_notify_ops - represents notifications' operations provided by * SCMI core * @devm_event_notifier_register: Managed registration of a notifier_block for @@ -785,6 +819,8 @@ enum scmi_std_protocol { SCMI_PROTOCOL_POWERCAP = 0x18, }; +#define SCMI_VENDOR_PROTOCOL_MEMLAT 0x80 + enum scmi_system_events { SCMI_SYSTEM_SHUTDOWN, SCMI_SYSTEM_COLDRESET, -- 2.7.4