Received: by 2002:a05:6358:d09b:b0:dc:cd0c:909e with SMTP id jc27csp922955rwb; Thu, 10 Nov 2022 08:59:55 -0800 (PST) X-Google-Smtp-Source: AMsMyM7TWGumgQ6qpeRgpvMtQ8FB5dkzhHHNmhsH8CCCAkbcs6TP0IqIJn7FEXdwLClvPi1ICfDi X-Received: by 2002:a17:90a:7b8a:b0:214:2c6e:d95d with SMTP id z10-20020a17090a7b8a00b002142c6ed95dmr43448774pjc.22.1668099595098; Thu, 10 Nov 2022 08:59:55 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1668099595; cv=none; d=google.com; s=arc-20160816; b=RFXMtdHcObNEy7u2WitUwOtW0qRZquwFRVIAxhEaxDpjHAGWa/lmwc+Gjd2BKWl1Rs S+pMVPjX1wSlyFeCnewGrxjK/XlCq131pR5PHzEHkGL+0aVjlbZNF/PbE0zmnU6nAOXo uYX6JmoYPcGyDTrXKYUvpW2TPtMof1EGcvYjuFSPBOfze4zU9vDS56i/EqLn9JlGDCYV fQErfiMqnp13pABmxUZanwWMs6ZtdMR4lDojldTXN8jL5ojhLu/Ax/4r7dNrRgZEIFpZ ZD61G3jDAeDLseMDi4nJzcSHlooZLAEJ4UD/YgM4kAmJBNAacY4DCYz1z0ZWqsscetde GLpw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=CEuLsZijDHIURQmlzbVFcv2ePl7fzXP5XewpwaGNPfE=; b=oL7xV4bNDdRYUDnO4ika1/fTKXMaQqYkLvuRsL8NR37FJmiNWSFTrwjG0GWHOkWCZv zSpjvkokrzsPOE0UMPzbTEq7/Uej6nPGuFKD3RUnQhThpgwFKULb8EdfYv3xTFzASMjQ Ab7X+pWHJb8xQTOezXvklP8L/rH3OiT/KHhOce5Axxl9QpHrgZpihIV1Bg3KCnyQLICy 8KzTTRdOpoSmrYg7/f1AdpkYcKXBUe6stV5JQhvYTekhJV1mj77woNQACvFrUNcgL4bp EbqFqWQfhR+tVP+fk0eQ6TgPgS14kMu71mvbXv8xu1oXl8u9YasAzOMUINJaW7gJqKO5 FIvQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=q8Ednjpo; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id l7-20020a17090270c700b001887a1ffb17si15568370plt.223.2022.11.10.08.59.42; Thu, 10 Nov 2022 08:59:55 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=q8Ednjpo; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231997AbiKJQjX (ORCPT + 92 others); Thu, 10 Nov 2022 11:39:23 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:37176 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231956AbiKJQjL (ORCPT ); Thu, 10 Nov 2022 11:39:11 -0500 Received: from mail-wm1-x330.google.com (mail-wm1-x330.google.com [IPv6:2a00:1450:4864:20::330]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 1517740933; Thu, 10 Nov 2022 08:39:08 -0800 (PST) Received: by mail-wm1-x330.google.com with SMTP id 187-20020a1c02c4000000b003cf9c3f3b80so3868808wmc.0; Thu, 10 Nov 2022 08:39:08 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=CEuLsZijDHIURQmlzbVFcv2ePl7fzXP5XewpwaGNPfE=; b=q8Ednjpo9n4TB285iTt/y7Cr9qrUvZrfph6i5UnrSFU1JBMkI8ZZ62kTmvTdzGCA5o KUnQLtCliqx1pKKF/IFta57PlH5bqgf7Ci41DxCYvxDbQIsAe48epCExiISbbCpPhYtN nTMaYpeDKaXFrKT+kcaU4iGUh1u8XZ6lfyRB7T32aN/cNvQ2307zKg84gZ6EmzXBop9X 9JuD0VxRA+TrU2/3/9LrU4Fj5+77VoYPUfKqSEXRuE9kM/nJOR3JyIK/apsir0rVrEJ0 Nia7yc1wdO0G7Hc2rV9Y7kOooFVjKYxtCEwnRp4ImCPkbZSf0/9OKE/QFkRWM1Eez4qS qTnQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=CEuLsZijDHIURQmlzbVFcv2ePl7fzXP5XewpwaGNPfE=; b=m9K8Th7KEQfGDM0xbDCrBsAeVEOc7tJuJGjWBy/6bxxTvewvXt+tonY8Xey/+Q022H FtU8W4zhlkY3h1PGhRtD+X9/nGhVTFqau2heLsxU/bQes9Ku+b6LPOzn889DCbD8CaJe AwFA/9BWwcQg7GO59mC+aP8KiLKQhmoZKhz3pLe0h+a4nk5HI1oZCITgKaYF23BQefR3 pBrCJZz2zs2s3w6YbWf/fBkE0lGS2DJ25VSlPsSfugYf3lvqLFySYGPLGimRETVPud4B JHBqaFyvnHBy/iO8bUqzEaG4GlG+n6n35Zk1CwDtnz41dSwNzf2fX00Bfpa9ncSPtE4v sohg== X-Gm-Message-State: ACrzQf07hxdrPGRISbYACiMYny/pS1tWpe6HN5/PSaVkL/jp8aJQ0X1O /RDgyCMOJxaRKNABuvYHK3M= X-Received: by 2002:a05:600c:21c9:b0:3cf:7833:2940 with SMTP id x9-20020a05600c21c900b003cf78332940mr36973681wmj.35.1668098346718; Thu, 10 Nov 2022 08:39:06 -0800 (PST) Received: from localhost.localdomain (84-72-105-84.dclient.hispeed.ch. [84.72.105.84]) by smtp.gmail.com with ESMTPSA id f24-20020a1cc918000000b003b4935f04a4sm128730wmb.5.2022.11.10.08.39.05 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 10 Nov 2022 08:39:06 -0800 (PST) From: Nicolas Frattaroli To: Rob Herring , Krzysztof Kozlowski , Heiko Stuebner Cc: Nicolas Frattaroli , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org, linux-kernel@vger.kernel.org Subject: [PATCH 4/4] arm64: dts: rockchip: Enable PCIe 2 on SOQuartz CM4IO Date: Thu, 10 Nov 2022 17:38:45 +0100 Message-Id: <20221110163845.42309-5-frattaroli.nicolas@gmail.com> X-Mailer: git-send-email 2.38.1 In-Reply-To: <20221110163845.42309-1-frattaroli.nicolas@gmail.com> References: <20221110163845.42309-1-frattaroli.nicolas@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM, RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch enables the PCIe2 on the CM4IO board when paired with a SOQuartz CM4 System-on-Module board. combphy2 also needs to be enabled in this case to make the PHY work for this. Signed-off-by: Nicolas Frattaroli --- arch/arm64/boot/dts/rockchip/rk3566-soquartz-cm4.dts | 10 ++++++++++ arch/arm64/boot/dts/rockchip/rk3566-soquartz.dtsi | 12 ++++++++++++ 2 files changed, 22 insertions(+) diff --git a/arch/arm64/boot/dts/rockchip/rk3566-soquartz-cm4.dts b/arch/arm64/boot/dts/rockchip/rk3566-soquartz-cm4.dts index e00568a6be5c..4cf60be267ed 100644 --- a/arch/arm64/boot/dts/rockchip/rk3566-soquartz-cm4.dts +++ b/arch/arm64/boot/dts/rockchip/rk3566-soquartz-cm4.dts @@ -30,6 +30,11 @@ vcc_5v: vcc-5v-regulator { }; }; +/* phy for pcie */ +&combphy2 { + status = "okay"; +}; + &gmac1 { status = "okay"; }; @@ -105,6 +110,11 @@ &led_work { status = "okay"; }; +&pcie2x1 { + vpcie3v3-supply = <&vcc_3v3>; + status = "okay"; +}; + &rgmii_phy1 { status = "okay"; }; diff --git a/arch/arm64/boot/dts/rockchip/rk3566-soquartz.dtsi b/arch/arm64/boot/dts/rockchip/rk3566-soquartz.dtsi index 1b975822effa..294354e95336 100644 --- a/arch/arm64/boot/dts/rockchip/rk3566-soquartz.dtsi +++ b/arch/arm64/boot/dts/rockchip/rk3566-soquartz.dtsi @@ -487,6 +487,12 @@ rgmii_phy1: ethernet-phy@0 { }; }; +&pcie2x1 { + pinctrl-names = "default"; + pinctrl-0 = <&pcie_reset_h>; + reset-gpios = <&gpio1 RK_PB2 GPIO_ACTIVE_HIGH>; +}; + &pinctrl { bt { bt_enable_h: bt-enable-h { @@ -512,6 +518,12 @@ diy_led_enable_h: diy-led-enable-h { }; }; + pcie { + pcie_reset_h: pcie-reset-h { + rockchip,pins = <1 RK_PB2 RK_FUNC_GPIO &pcfg_pull_none>; + }; + }; + pmic { pmic_int_l: pmic-int-l { rockchip,pins = <0 RK_PA3 RK_FUNC_GPIO &pcfg_pull_up>; -- 2.38.1