Received: by 2002:a05:6358:d09b:b0:dc:cd0c:909e with SMTP id jc27csp2501984rwb; Fri, 11 Nov 2022 10:09:29 -0800 (PST) X-Google-Smtp-Source: AA0mqf4+FEPWuoSKU70SBihO0P9eLYxUEs2YUPDaAMShb+KRKItIPbdk1l6sAtW7PWgehdly8Bie X-Received: by 2002:a17:903:2342:b0:176:a16a:417d with SMTP id c2-20020a170903234200b00176a16a417dmr3368554plh.46.1668190169294; Fri, 11 Nov 2022 10:09:29 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1668190169; cv=none; d=google.com; s=arc-20160816; b=azUfVXcDCJm0Yoe3AXZfHmx2ozGMk2GEjLbOUnwHG5+VDn66EZem4o4FQ20AI4f+wt Un9R+aJUpFU5UZSavkyT3shT0Kzlytn/8rNMboaV1WiPR6tEP25g8vh4Ue53oj9fk8cp qYg0sq8Ayz2mSk+GMU2w7olp9hKtmOGV2AOn9kEV6JadtQBMHjilbusPiycHmTBHeLZx +XogVfGJqqu7X+S4/9sAxNb3Wcp3h0HtNa5y0kCw/Y7PtA4LGeBu1mFmeVGl1sZcDRai AjKnhUqs3DC58974nPM1ORd6sdIMGTNv/Xmf8ByDGuBrl6x9VcISwiVOj6bsiu/R80G1 WFxg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=B+9IrtAc191rAMJ9lamUKYajmKH7hj/07wCLXl1AJ5g=; b=oZdJ1MvvU4prJc/iwxg9voT8Wp0Rtk//fQ0xzXByWyK66+KUOroZRLA87PRaxomTa4 FGFhKfgzZ/IvyiPxDvK3r+x4FWami3hLqk+eR5M/5gED7lthw6hgjEnz19SXN5qeEUpQ DSBNDqKAyjZQJpzNLhbH8pcFzAsvQmLBHhiK0dvZikuMTtsA6mYq1nIZJRgY7L+BGcWz IZPSqvsqYD2lnUReTQIdE0ktqCEA5lYqeYA0yXNOVvnd5p4WSTOUHitCPn8TCKH8N5dd 39S72BjJ+9Frt2fg9PZspyxd/FIxZx3J3zeZnaM/7v+lUL3s1ePlgHks3crMWSm9IrFC BRrQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=DIJW4Kpp; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id bd9-20020a056a00278900b0056e2b0193bdsi3209750pfb.141.2022.11.11.10.09.17; Fri, 11 Nov 2022 10:09:29 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=DIJW4Kpp; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232416AbiKKReb (ORCPT + 92 others); Fri, 11 Nov 2022 12:34:31 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:36752 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234009AbiKKReU (ORCPT ); Fri, 11 Nov 2022 12:34:20 -0500 Received: from mail-ej1-x629.google.com (mail-ej1-x629.google.com [IPv6:2a00:1450:4864:20::629]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7813F65E57; Fri, 11 Nov 2022 09:34:16 -0800 (PST) Received: by mail-ej1-x629.google.com with SMTP id i10so5438806ejg.6; Fri, 11 Nov 2022 09:34:16 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=B+9IrtAc191rAMJ9lamUKYajmKH7hj/07wCLXl1AJ5g=; b=DIJW4KppnxTe5jNYgySEgLVz/BgGBJ9LxSXsFSI0l8GY2mlIsocAwy5HdrKOpW24pj Ix2cWw0/z52VisPWJJyE89qEbOuL7uSa8CI6escg2QrIDGCNsxx9ZcusvKArTHJeAa/c JZv86yvZc6FcJZ0BONBXZE9FTzxlHDfBp9EogP74wScUNIhedW3xw3lya4GNpsMJ67J4 iiMH0kyrkhRBxEcOJj/iJKmxORuvm+ptDJSzU95YD/YVYx7MC0evRVLQ8b7T2ZEpa11q cw+WFLZqnXZ2K//+HeQXY1La5WWam60r4gfxj/aKceX1AqAZ+N9IEkzFVU4pfEoKaTKD /Drg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=B+9IrtAc191rAMJ9lamUKYajmKH7hj/07wCLXl1AJ5g=; b=cikk/l30EVc2UfJuZFWj5h8oET8avoFHmqdSoPJ3/kwxhRRF/IvBV36zBgNd/p7loO uYlo8L+MRKW3w8WXM15ZKD+hn10AVq4f52yV6HtbSFdbPVIgsOWxejmXCGZ6VKfFaZ8d o8BPBMCfs5n7V9ACuxxJ/Q8a57yQo4oe447wPWtyMO5STf+RAnxuYI8c5Ln7Y2wz0nz7 ThcOJ+cVABbWhRjXs3VMDilCsHCPLZJRZcv2OTpfCgTRKLav/daeEfARuueC1UE7MIaX Jjf/v4lfo2cA/jKFeaKqzR4BUBD0mamm7sV1AjpBcRfHM9Q5rIDJbK+GMRf80Lyyv9z2 IaRw== X-Gm-Message-State: ANoB5pnwehziuHXF7q5LF4JouWlaXCpLDJxUijklc5wsyWtXLsW9sdax gQ/nOe4fPs9e48u9xUjy2R8= X-Received: by 2002:a17:906:4d58:b0:781:bc28:f455 with SMTP id b24-20020a1709064d5800b00781bc28f455mr2692591ejv.170.1668188054895; Fri, 11 Nov 2022 09:34:14 -0800 (PST) Received: from localhost ([85.153.204.139]) by smtp.gmail.com with UTF8SMTPSA id b12-20020a17090630cc00b00780b1979adesm1066664ejb.218.2022.11.11.09.34.13 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Fri, 11 Nov 2022 09:34:14 -0800 (PST) From: Sasha Finkelstein To: thierry.reding@gmail.com, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org Cc: marcan@marcan.st, sven@svenpeter.dev, alyssa@rosenzweig.io, asahi@lists.linux.dev, linux-arm-kernel@lists.infradead.org, linux-pwm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Sasha Finkelstein Subject: [PATCH v3 2/4] pwm: Add Apple PWM controller Date: Fri, 11 Nov 2022 20:33:46 +0300 Message-Id: <20221111173348.6537-3-fnkl.kernel@gmail.com> X-Mailer: git-send-email 2.24.3 (Apple Git-128) In-Reply-To: <20221111173348.6537-1-fnkl.kernel@gmail.com> References: <20221111173348.6537-1-fnkl.kernel@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM, RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Adds the Apple PWM controller driver. Signed-off-by: Sasha Finkelstein Acked-by: Sven Peter --- drivers/pwm/Kconfig | 12 ++++ drivers/pwm/Makefile | 1 + drivers/pwm/pwm-apple.c | 127 ++++++++++++++++++++++++++++++++++++++++ 3 files changed, 140 insertions(+) create mode 100644 drivers/pwm/pwm-apple.c diff --git a/drivers/pwm/Kconfig b/drivers/pwm/Kconfig index 60d13a949bc5..c3be11468414 100644 --- a/drivers/pwm/Kconfig +++ b/drivers/pwm/Kconfig @@ -51,6 +51,18 @@ config PWM_AB8500 To compile this driver as a module, choose M here: the module will be called pwm-ab8500. +config PWM_APPLE + tristate "Apple SoC PWM support" + depends on ARCH_APPLE || COMPILE_TEST + help + Generic PWM framework driver for PWM controller present on + Apple SoCs + + Say Y here if you have an ARM Apple laptop, otherwise say N + + To compile this driver as a module, choose M here: the module + will be called pwm-apple. + config PWM_ATMEL tristate "Atmel PWM support" depends on ARCH_AT91 || COMPILE_TEST diff --git a/drivers/pwm/Makefile b/drivers/pwm/Makefile index 7bf1a29f02b8..19899b912e00 100644 --- a/drivers/pwm/Makefile +++ b/drivers/pwm/Makefile @@ -2,6 +2,7 @@ obj-$(CONFIG_PWM) += core.o obj-$(CONFIG_PWM_SYSFS) += sysfs.o obj-$(CONFIG_PWM_AB8500) += pwm-ab8500.o +obj-$(CONFIG_PWM_APPLE) += pwm-apple.o obj-$(CONFIG_PWM_ATMEL) += pwm-atmel.o obj-$(CONFIG_PWM_ATMEL_HLCDC_PWM) += pwm-atmel-hlcdc.o obj-$(CONFIG_PWM_ATMEL_TCB) += pwm-atmel-tcb.o diff --git a/drivers/pwm/pwm-apple.c b/drivers/pwm/pwm-apple.c new file mode 100644 index 000000000000..b0c3f86fd578 --- /dev/null +++ b/drivers/pwm/pwm-apple.c @@ -0,0 +1,127 @@ +// SPDX-License-Identifier: GPL-2.0 OR MIT +/* + * Driver for the Apple SoC PWM controller + * + * Copyright The Asahi Linux Contributors + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#define PWM_CONTROL 0x00 +#define PWM_ON_CYCLES 0x1c +#define PWM_OFF_CYCLES 0x18 + +#define CTRL_ENABLE BIT(0) +#define CTRL_MODE BIT(2) +#define CTRL_UPDATE BIT(5) +#define CTRL_TRIGGER BIT(9) +#define CTRL_INVERT BIT(10) +#define CTRL_OUTPUT_ENABLE BIT(14) + +struct apple_pwm { + struct pwm_chip chip; + void __iomem *base; + u64 clkrate; +}; + +static int apple_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm, + const struct pwm_state *state) +{ + struct apple_pwm *fpwm; + u64 on_cycles, off_cycles; + + fpwm = container_of(chip, struct apple_pwm, chip); + if (state->enabled) { + on_cycles = mul_u64_u64_div_u64(fpwm->clkrate, + state->duty_cycle, NSEC_PER_SEC); + off_cycles = mul_u64_u64_div_u64(fpwm->clkrate, + state->period, NSEC_PER_SEC) - on_cycles; + writel(on_cycles, fpwm->base + PWM_ON_CYCLES); + writel(off_cycles, fpwm->base + PWM_OFF_CYCLES); + writel(CTRL_ENABLE | CTRL_OUTPUT_ENABLE | CTRL_UPDATE, + fpwm->base + PWM_CONTROL); + } else { + writel(0, fpwm->base + PWM_CONTROL); + } + return 0; +} + +static void apple_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm, + struct pwm_state *state) +{ + struct apple_pwm *fpwm; + u32 on_cycles, off_cycles, ctrl; + + fpwm = container_of(chip, struct apple_pwm, chip); + + ctrl = readl(fpwm->base + PWM_CONTROL); + on_cycles = readl(fpwm->base + PWM_ON_CYCLES); + off_cycles = readl(fpwm->base + PWM_OFF_CYCLES); + + state->enabled = (ctrl & CTRL_ENABLE) && (ctrl & CTRL_OUTPUT_ENABLE); + state->polarity = PWM_POLARITY_NORMAL; + state->duty_cycle = div_u64(on_cycles, fpwm->clkrate) * NSEC_PER_SEC; + state->period = div_u64(off_cycles + on_cycles, fpwm->clkrate) * NSEC_PER_SEC; +} + +static const struct pwm_ops apple_pwm_ops = { + .apply = apple_pwm_apply, + .get_state = apple_pwm_get_state, + .owner = THIS_MODULE, +}; + +static int apple_pwm_probe(struct platform_device *pdev) +{ + struct apple_pwm *pwm; + struct clk *clk; + int ret; + + pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL); + if (!pwm) + return -ENOMEM; + + pwm->base = devm_platform_ioremap_resource(pdev, 0); + if (IS_ERR(pwm->base)) + return PTR_ERR(pwm->base); + + platform_set_drvdata(pdev, pwm); + + clk = devm_clk_get_enabled(&pdev->dev, NULL); + if (IS_ERR(clk)) + return PTR_ERR(clk); + + pwm->clkrate = clk_get_rate(clk); + pwm->chip.dev = &pdev->dev; + pwm->chip.npwm = 1; + pwm->chip.ops = &apple_pwm_ops; + + ret = devm_pwmchip_add(&pdev->dev, &pwm->chip); + return ret; +} + +static const struct of_device_id apple_pwm_of_match[] = { + { .compatible = "apple,s5l-fpwm" }, + {} +}; +MODULE_DEVICE_TABLE(of, apple_pwm_of_match); + +static struct platform_driver apple_pwm_driver = { + .probe = apple_pwm_probe, + .driver = { + .name = "apple-pwm", + .owner = THIS_MODULE, + .of_match_table = apple_pwm_of_match, + }, +}; +module_platform_driver(apple_pwm_driver); + +MODULE_DESCRIPTION("Apple SoC PWM driver"); +MODULE_LICENSE("Dual MIT/GPL"); -- 2.38.1