Received: by 2002:a05:622a:1442:b0:3a5:28ea:c4b9 with SMTP id v2csp683989qtx; Thu, 17 Nov 2022 05:26:30 -0800 (PST) X-Google-Smtp-Source: AA0mqf4SZrig4RCQVADH6Nib88VEcJuY+ZYrcPAn1Hlj1HeSeBS81WUZIbMSToX8gYEOmiXWifMl X-Received: by 2002:a17:907:918d:b0:78d:2eea:28c7 with SMTP id bp13-20020a170907918d00b0078d2eea28c7mr2151563ejb.266.1668691590236; Thu, 17 Nov 2022 05:26:30 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1668691590; cv=none; d=google.com; s=arc-20160816; b=uplGFCLNyh0v3gzs/rrA85Xw5+iBvXQfnBnZZktuJ87cyssg5elwdMcIdr+P3xy6hb svdfc2s1IGzqH/JZxD9K/3u0SFHhErIfOgQt7mjtDnm2i0142OpKnPntMeFerciO5MTH r00NvQq3jJ39a3uK4TI0ymmL1BvDrF7q8ZyrvyimGoyNO20ReW+ATW7LzWvSfDxa2352 +GMZJIIP+DwFfbhCPIi13lwLhgS4XKQP951NiQAm93vdbln5Hqtt06Cs9wSbQGQMz6E0 WVgtpmNEOsawQjgSKwxxZodQMmgC6jYTKlITDMTJYF3hGmlJJ2CZPdLMIOBmGkRRtRL+ SECQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=i0aKSDaWcYW6hMmyc8hWGL5Uyj/IWG6poNjC3f6EB3A=; b=MUzWKUuyYCdO7AXSo0ffWYf7xVS2DHiJ+aqgUN73lZfgCQ4onuRSpJnH8ygHzFuEQ6 dWbEHJkA/c4XwkXYUsqnHp19L4siAC4gdYnhELO6y5qZRAmBJ5UPXbBcfu9c/y6H17fz uLYVhIH0iYiBsXoNuIWvITcGP2dPI9JZSwLAuRHIB8MPVlRGQjMaBa8cxhXpfnKGBuzP tMj3MtdEJ9F/yj/LgbCykUHhven+XRBcexzpvnhZEGpnWCExiEgudZ3mRtKxR+v6IrH7 yMoN6/FYJ+gvHIZMhd7NLDOcFmy49O3aMEYbhTRNZ4vjF79dfBzjWOnGLkJIK6YbEtRz lc6g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=hEdRACyX; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id gn37-20020a1709070d2500b007acf3aed468si592100ejc.786.2022.11.17.05.26.08; Thu, 17 Nov 2022 05:26:30 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=hEdRACyX; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239145AbiKQMyI (ORCPT + 92 others); Thu, 17 Nov 2022 07:54:08 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49386 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234267AbiKQMx4 (ORCPT ); Thu, 17 Nov 2022 07:53:56 -0500 Received: from mail-yw1-x112d.google.com (mail-yw1-x112d.google.com [IPv6:2607:f8b0:4864:20::112d]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0F23121E28 for ; Thu, 17 Nov 2022 04:53:53 -0800 (PST) Received: by mail-yw1-x112d.google.com with SMTP id 00721157ae682-382f0906929so17476057b3.10 for ; Thu, 17 Nov 2022 04:53:53 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:from:to:cc:subject:date:message-id:reply-to; bh=i0aKSDaWcYW6hMmyc8hWGL5Uyj/IWG6poNjC3f6EB3A=; b=hEdRACyXB+6w8aiU+xAKiRiQiD1Hyzqr7rczZF3N3B00TYGnwBiBYsQYLrj5d4Chs7 IPA+Boia8MXA3YGucKS6IJ7YzgHySlx6GU1njGQDD8rudMJGwuipJvub9dDAiSUUaYLp kA/eU1pI6AHB2EhARR4KOgB2fIieMIoGupOwEFex+v+y1bK8bJjduc4ExOLmP2/ZEUxk S1vFpco3h8/MMGUu3cE+1Wj3B720t9SEV9UF5Nt8tW3XIVu0l2FFCi8RWMQwlaHsfsWM jIQKzDYhivoRCT+hulp+f/K578gImWYZeP/RgeCLrsNRRZkDM9amQNXMh4FCDCOiNzku wl0A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=i0aKSDaWcYW6hMmyc8hWGL5Uyj/IWG6poNjC3f6EB3A=; b=Z94JVW7mTDCOxNScbDKEHp4foquyoIuzsBu2OC+xUkbAAf6Pv4QOKoX76KxV6mIfYz 5jIkQZYPPqEWhLArQKcW/2TQsy0giVzYPVWy6EdchFOszgrbS5ogLOy60typ+WLO7MEq xDhuEhQSL3Pyl60I3frLg2eKdzkvJNL6zTd2vwniz41sixsI9ULIcwp571bvdTeWi7fp jyAuFCIIY9165VQ+9Se0PkXAjeWZAFqPJ8Ly7EoXKfL8x2R7S0gTS77RwQu8qWz1fwhe uI7575mwz9FL2X+vjx9+xBWXBgRAkfwk2LtHbQX8rcra4UJt6yLxnLFBM671ZEn6nU6h o+pg== X-Gm-Message-State: ANoB5pnqpbkeBLa23rf2qWvh38E54Nnc2bI/QWy5Cwm0SHZbGcWS/rTI a4RJaUctLEoReXc5k7q7jHNbATRfEZMHM9T6va88+Q== X-Received: by 2002:a0d:f846:0:b0:37b:e3ae:decc with SMTP id i67-20020a0df846000000b0037be3aedeccmr1797224ywf.418.1668689632225; Thu, 17 Nov 2022 04:53:52 -0800 (PST) MIME-Version: 1.0 References: <20221116123505.2760397-1-abel.vesa@linaro.org> In-Reply-To: <20221116123505.2760397-1-abel.vesa@linaro.org> From: Dmitry Baryshkov Date: Thu, 17 Nov 2022 14:53:41 +0200 Message-ID: Subject: Re: [PATCH 1/2] dt-bindings: PCI: qcom: Add SM8550 to binding To: Abel Vesa Cc: Andy Gross , Bjorn Andersson , Konrad Dybcio , Bjorn Helgaas , Manivannan Sadhasivam , Lorenzo Pieralisi , Rob Herring , kw@linux.com, Krzysztof Kozlowski , Linux Kernel Mailing List , devicetree@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-pci@vger.kernel.org Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, 16 Nov 2022 at 14:36, Abel Vesa wrote: > > Add the SM8550 platform to the binding. > > Signed-off-by: Abel Vesa > --- > .../devicetree/bindings/pci/qcom,pcie.yaml | 96 +++++++++++++++++++ > 1 file changed, 96 insertions(+) > > diff --git a/Documentation/devicetree/bindings/pci/qcom,pcie.yaml b/Documentation/devicetree/bindings/pci/qcom,pcie.yaml > index 54f07852d279..efa01a8411c4 100644 > --- a/Documentation/devicetree/bindings/pci/qcom,pcie.yaml > +++ b/Documentation/devicetree/bindings/pci/qcom,pcie.yaml > @@ -34,6 +34,8 @@ properties: > - qcom,pcie-sm8250 > - qcom,pcie-sm8450-pcie0 > - qcom,pcie-sm8450-pcie1 > + - qcom,pcie-sm8550-pcie0 > + - qcom,pcie-sm8550-pcie1 > - qcom,pcie-ipq6018 > > reg: > @@ -92,6 +94,10 @@ properties: > power-domains: > maxItems: 1 > > + enable-gpios: > + description: GPIO controlled connection to ENABLE# signal > + maxItems: 1 > + > perst-gpios: > description: GPIO controlled connection to PERST# signal > maxItems: 1 > @@ -187,6 +193,8 @@ allOf: > - qcom,pcie-sm8250 > - qcom,pcie-sm8450-pcie0 > - qcom,pcie-sm8450-pcie1 > + - qcom,pcie-sm8550-pcie0 > + - qcom,pcie-sm8550-pcie1 > then: > properties: > reg: > @@ -601,6 +609,92 @@ allOf: > items: > - const: pci # PCIe core reset > > + - if: > + properties: > + compatible: > + contains: > + enum: > + - qcom,pcie-sm8550-pcie0 > + then: > + properties: > + clocks: > + minItems: 11 > + maxItems: 11 > + clock-names: > + items: > + - const: pipe # PIPE clock > + - const: pipe_mux # PIPE MUX > + - const: phy_pipe # PIPE output clock > + - const: ref # REFERENCE clock > + - const: aux # Auxiliary clock > + - const: cfg # Configuration clock > + - const: bus_master # Master AXI clock > + - const: bus_slave # Slave AXI clock > + - const: slave_q2a # Slave Q2A clock > + - const: ddrss_sf_tbu # PCIe SF TBU clock > + - const: aggre0 # Aggre NoC PCIe0 AXI clock > + interconnects: > + maxItems: 1 > + interconnect-names: > + const: icc_path > + iommus: > + maxItems: 1 > + iommu-map: > + maxItems: 2 > + power-domains: > + maxItems: 1 > + power-domain-names: > + const: gdsc > + resets: > + maxItems: 1 > + reset-names: > + items: > + - const: pci # PCIe core reset > + > + - if: > + properties: > + compatible: > + contains: > + enum: > + - qcom,pcie-sm8550-pcie1 > + then: > + properties: > + clocks: > + minItems: 12 > + maxItems: 12 > + clock-names: > + items: > + - const: pipe # PIPE clock > + - const: pipe_mux # PIPE MUX > + - const: phy_pipe # PIPE output clock > + - const: ref # REFERENCE clock You should not need these four clocks. They are unused by the driver. Same applies to pcie0 too. > + - const: aux # Auxiliary clock > + - const: cfg # Configuration clock > + - const: bus_master # Master AXI clock > + - const: bus_slave # Slave AXI clock > + - const: slave_q2a # Slave Q2A clock > + - const: ddrss_sf_tbu # PCIe SF TBU clock > + - const: aggre1 # Aggre NoC PCIe1 AXI clock > + - const: cnoc_pcie_sf_axi # Config NoC PCIe1 AXI clock > + interconnects: > + maxItems: 1 > + interconnect-names: > + const: icc_path > + iommus: > + maxItems: 1 > + iommu-map: > + maxItems: 2 > + power-domains: > + maxItems: 1 > + power-domain-names: > + const: gdsc > + resets: > + maxItems: 2 > + reset-names: > + items: > + - const: pci # PCIe core reset > + - const: pcie_1_link_down_reset # PCIe link down reset > + > - if: > properties: > compatible: > @@ -672,6 +766,8 @@ allOf: > - qcom,pcie-sm8250 > - qcom,pcie-sm8450-pcie0 > - qcom,pcie-sm8450-pcie1 > + - qcom,pcie-sm8550-pcie0 > + - qcom,pcie-sm8550-pcie1 > then: > oneOf: > - properties: > -- > 2.34.1 > -- With best wishes Dmitry