Received: by 2002:a05:6358:d09b:b0:dc:cd0c:909e with SMTP id jc27csp4669576rwb; Mon, 21 Nov 2022 10:17:37 -0800 (PST) X-Google-Smtp-Source: AA0mqf4GLlK6BjxskwZ6DegHdL87twOZ9tF3zCUL2rNSEDCs3lR8re0Z0fUz1lCOQCZfBzhRQgWD X-Received: by 2002:a17:906:3a10:b0:7a4:22c4:ade7 with SMTP id z16-20020a1709063a1000b007a422c4ade7mr16888855eje.722.1669054657345; Mon, 21 Nov 2022 10:17:37 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1669054657; cv=none; d=google.com; s=arc-20160816; b=bVYW/VZ/R51TK9ClwTAgFfcZRc/7AxhHr1Z8DVilYj/VhmzI7WKCN1oPWMK6Uax35O OkYa8PYnLhKL+gk2027xTdAnhExKjAO0fGr8VJoQMk9cpEPJU1nymJaIwU++qv4mKZoi z2a/wa764AKHbzFdM8wIE534wc7N0VaXDeyuAguH9U52o8R0wkBmVOrEoRAQBcQUU7iH HcE2F+p39otN3FLGsmtkCPoPOaMZ6lKdrL8W6IwTTEMWelEbDjof5XwgJz2u3e+RqZrf eZANKPFVnEImY98FeYpFCaTz4lc1m47KdB2YOcpoL6wDsrM8QBdmCxkL/VaP62kZ4qiK HUaQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=B+9IrtAc191rAMJ9lamUKYajmKH7hj/07wCLXl1AJ5g=; b=lrVQu5CeTC5QfGkG1S2fdREbwamo4l9CGEvXysBIxdjzkMHFzezH0isuvXGzYGKhbn IMUU0nksAgm/+qr7FVNXVCNgyFLHPzfckAqpdpgBc9ziQflGuUNC/vDznrf97DXcDj19 hqevwKipiB+BlHYzt4dwshlu/HlZ3KnzA1OmpFDMH+aATZz1JlueUDgBSlXI7572CR9W GCbCbbk+T0nJxrXx56zqhu4s7vtQ5c9azjJvjc57jzvd/lD4mNMlh0IIOLXlzH9y9g8V 7Yg5aDRPh/E37fJn+4ZIjnIDQ4f+fTPmXcCE6E+gQcOVG2GhAZXMbtbpTbneqRSarJee 9pRA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=F0N5VBAl; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id hq28-20020a1709073f1c00b0078db1343eedsi11041554ejc.774.2022.11.21.10.17.10; Mon, 21 Nov 2022 10:17:37 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=F0N5VBAl; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230108AbiKURpS (ORCPT + 91 others); Mon, 21 Nov 2022 12:45:18 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:36378 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230139AbiKURpL (ORCPT ); Mon, 21 Nov 2022 12:45:11 -0500 Received: from mail-ej1-x636.google.com (mail-ej1-x636.google.com [IPv6:2a00:1450:4864:20::636]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 8685D5B87E; Mon, 21 Nov 2022 09:45:09 -0800 (PST) Received: by mail-ej1-x636.google.com with SMTP id bj12so30170446ejb.13; Mon, 21 Nov 2022 09:45:09 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=B+9IrtAc191rAMJ9lamUKYajmKH7hj/07wCLXl1AJ5g=; b=F0N5VBAlSRuCK9dwIjBJ+sB4ejjY3jp7bnEHmkA1+3g4pr/YlxiLBAenlCQ1TR6svB AVWoi9tdb7b7jGQIKNxIi54BWX8ZsXGhVgwlUbyHQ8mtiiUtcN8zLIWafSOdlBk/nt1y fDYv0OxQt92tTSGkowqCjeuFXXBkdR7mAjfDL1qYCXFvAjC/m4gQptouJKpw2aI1Ags2 qz6QsdqFIRPOKQkJKbE7o0Uv4il02accd97GvIY70RqSLswcfwJsE05Biddj9SIljPbm pvM9DHMU+y4lnZHa2Quz3W97Y/IzMv6dViiAhZ5tO8rQJ2L26HiyDL9EbiuUvj/qToAX MBvw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=B+9IrtAc191rAMJ9lamUKYajmKH7hj/07wCLXl1AJ5g=; b=6cffMnKmycbw5uyOT30tFJwZAKeSsnsFT/XlAT5xu9UGbXMeNAunjy5j52ceOoz0z9 kJ35kArxpFZ2vO2kfZ6pIcxNpLeWNzxyJsa7N97sCrFkM6ZGRaGBDCmpD0DeHirmwdyo W7JpzTmfRX9S6LJ4qyp/MNoYeMOAolEYm0iOOW6cXd3P+xClqaWgWfXwGRLqzWWAMFec zN9rYsjwIBv7MPykSTCFzEByn84SLa2mOUq9ZOxePhO9SGBQ4En2rqwAqcqmkH82UzGq w6Y2KCevXXSrPqFAuHtiMZFIMTeZdzzC2TPdUsObTy/VXR+fiRugMdw93NcONJi5ScwI HkiA== X-Gm-Message-State: ANoB5pmuC6EOrIzRIX7U3IYGloP5FAGQIigJTVpm5FVr5MY1HqHBjbiI 9/r5lTox+hVlmyFT4BjOqUc= X-Received: by 2002:a17:906:68db:b0:7b4:869f:f944 with SMTP id y27-20020a17090668db00b007b4869ff944mr6339155ejr.427.1669052707965; Mon, 21 Nov 2022 09:45:07 -0800 (PST) Received: from localhost ([217.131.81.52]) by smtp.gmail.com with UTF8SMTPSA id x10-20020a1709064a8a00b0078d3a075525sm5252834eju.56.2022.11.21.09.45.06 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Mon, 21 Nov 2022 09:45:07 -0800 (PST) From: Sasha Finkelstein To: thierry.reding@gmail.com, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org Cc: marcan@marcan.st, sven@svenpeter.dev, alyssa@rosenzweig.io, asahi@lists.linux.dev, linux-arm-kernel@lists.infradead.org, linux-pwm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Sasha Finkelstein Subject: [PATCH RESEND v3 2/4] pwm: Add Apple PWM controller Date: Mon, 21 Nov 2022 20:42:26 +0300 Message-Id: <20221121174228.93670-3-fnkl.kernel@gmail.com> X-Mailer: git-send-email 2.38.1 In-Reply-To: <20221121174228.93670-1-fnkl.kernel@gmail.com> References: <20221121174228.93670-1-fnkl.kernel@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM, RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Adds the Apple PWM controller driver. Signed-off-by: Sasha Finkelstein Acked-by: Sven Peter --- drivers/pwm/Kconfig | 12 ++++ drivers/pwm/Makefile | 1 + drivers/pwm/pwm-apple.c | 127 ++++++++++++++++++++++++++++++++++++++++ 3 files changed, 140 insertions(+) create mode 100644 drivers/pwm/pwm-apple.c diff --git a/drivers/pwm/Kconfig b/drivers/pwm/Kconfig index 60d13a949bc5..c3be11468414 100644 --- a/drivers/pwm/Kconfig +++ b/drivers/pwm/Kconfig @@ -51,6 +51,18 @@ config PWM_AB8500 To compile this driver as a module, choose M here: the module will be called pwm-ab8500. +config PWM_APPLE + tristate "Apple SoC PWM support" + depends on ARCH_APPLE || COMPILE_TEST + help + Generic PWM framework driver for PWM controller present on + Apple SoCs + + Say Y here if you have an ARM Apple laptop, otherwise say N + + To compile this driver as a module, choose M here: the module + will be called pwm-apple. + config PWM_ATMEL tristate "Atmel PWM support" depends on ARCH_AT91 || COMPILE_TEST diff --git a/drivers/pwm/Makefile b/drivers/pwm/Makefile index 7bf1a29f02b8..19899b912e00 100644 --- a/drivers/pwm/Makefile +++ b/drivers/pwm/Makefile @@ -2,6 +2,7 @@ obj-$(CONFIG_PWM) += core.o obj-$(CONFIG_PWM_SYSFS) += sysfs.o obj-$(CONFIG_PWM_AB8500) += pwm-ab8500.o +obj-$(CONFIG_PWM_APPLE) += pwm-apple.o obj-$(CONFIG_PWM_ATMEL) += pwm-atmel.o obj-$(CONFIG_PWM_ATMEL_HLCDC_PWM) += pwm-atmel-hlcdc.o obj-$(CONFIG_PWM_ATMEL_TCB) += pwm-atmel-tcb.o diff --git a/drivers/pwm/pwm-apple.c b/drivers/pwm/pwm-apple.c new file mode 100644 index 000000000000..b0c3f86fd578 --- /dev/null +++ b/drivers/pwm/pwm-apple.c @@ -0,0 +1,127 @@ +// SPDX-License-Identifier: GPL-2.0 OR MIT +/* + * Driver for the Apple SoC PWM controller + * + * Copyright The Asahi Linux Contributors + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#define PWM_CONTROL 0x00 +#define PWM_ON_CYCLES 0x1c +#define PWM_OFF_CYCLES 0x18 + +#define CTRL_ENABLE BIT(0) +#define CTRL_MODE BIT(2) +#define CTRL_UPDATE BIT(5) +#define CTRL_TRIGGER BIT(9) +#define CTRL_INVERT BIT(10) +#define CTRL_OUTPUT_ENABLE BIT(14) + +struct apple_pwm { + struct pwm_chip chip; + void __iomem *base; + u64 clkrate; +}; + +static int apple_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm, + const struct pwm_state *state) +{ + struct apple_pwm *fpwm; + u64 on_cycles, off_cycles; + + fpwm = container_of(chip, struct apple_pwm, chip); + if (state->enabled) { + on_cycles = mul_u64_u64_div_u64(fpwm->clkrate, + state->duty_cycle, NSEC_PER_SEC); + off_cycles = mul_u64_u64_div_u64(fpwm->clkrate, + state->period, NSEC_PER_SEC) - on_cycles; + writel(on_cycles, fpwm->base + PWM_ON_CYCLES); + writel(off_cycles, fpwm->base + PWM_OFF_CYCLES); + writel(CTRL_ENABLE | CTRL_OUTPUT_ENABLE | CTRL_UPDATE, + fpwm->base + PWM_CONTROL); + } else { + writel(0, fpwm->base + PWM_CONTROL); + } + return 0; +} + +static void apple_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm, + struct pwm_state *state) +{ + struct apple_pwm *fpwm; + u32 on_cycles, off_cycles, ctrl; + + fpwm = container_of(chip, struct apple_pwm, chip); + + ctrl = readl(fpwm->base + PWM_CONTROL); + on_cycles = readl(fpwm->base + PWM_ON_CYCLES); + off_cycles = readl(fpwm->base + PWM_OFF_CYCLES); + + state->enabled = (ctrl & CTRL_ENABLE) && (ctrl & CTRL_OUTPUT_ENABLE); + state->polarity = PWM_POLARITY_NORMAL; + state->duty_cycle = div_u64(on_cycles, fpwm->clkrate) * NSEC_PER_SEC; + state->period = div_u64(off_cycles + on_cycles, fpwm->clkrate) * NSEC_PER_SEC; +} + +static const struct pwm_ops apple_pwm_ops = { + .apply = apple_pwm_apply, + .get_state = apple_pwm_get_state, + .owner = THIS_MODULE, +}; + +static int apple_pwm_probe(struct platform_device *pdev) +{ + struct apple_pwm *pwm; + struct clk *clk; + int ret; + + pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL); + if (!pwm) + return -ENOMEM; + + pwm->base = devm_platform_ioremap_resource(pdev, 0); + if (IS_ERR(pwm->base)) + return PTR_ERR(pwm->base); + + platform_set_drvdata(pdev, pwm); + + clk = devm_clk_get_enabled(&pdev->dev, NULL); + if (IS_ERR(clk)) + return PTR_ERR(clk); + + pwm->clkrate = clk_get_rate(clk); + pwm->chip.dev = &pdev->dev; + pwm->chip.npwm = 1; + pwm->chip.ops = &apple_pwm_ops; + + ret = devm_pwmchip_add(&pdev->dev, &pwm->chip); + return ret; +} + +static const struct of_device_id apple_pwm_of_match[] = { + { .compatible = "apple,s5l-fpwm" }, + {} +}; +MODULE_DEVICE_TABLE(of, apple_pwm_of_match); + +static struct platform_driver apple_pwm_driver = { + .probe = apple_pwm_probe, + .driver = { + .name = "apple-pwm", + .owner = THIS_MODULE, + .of_match_table = apple_pwm_of_match, + }, +}; +module_platform_driver(apple_pwm_driver); + +MODULE_DESCRIPTION("Apple SoC PWM driver"); +MODULE_LICENSE("Dual MIT/GPL"); -- 2.38.1