Received: by 2002:a05:6358:d09b:b0:dc:cd0c:909e with SMTP id jc27csp8784377rwb; Thu, 24 Nov 2022 04:22:27 -0800 (PST) X-Google-Smtp-Source: AA0mqf4MCtRRkk+jhFIFwFAJC3Wi169ikS+jn+vQWCI0Sul1/VRsiBijiafjOECmWcSyZi6MLr/y X-Received: by 2002:aa7:9ad6:0:b0:536:e549:8480 with SMTP id x22-20020aa79ad6000000b00536e5498480mr35688436pfp.6.1669292547516; Thu, 24 Nov 2022 04:22:27 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1669292547; cv=none; d=google.com; s=arc-20160816; b=Dz8nMiTmXhW8fxIgANLJoXlCkDThgQNhS89PhhjTZHK4u2LCt3P2GYqMpg5gNc6Jot Ks4kx8O1bR8fW589mo1H+U9mPC+7DzybJw4Ki7h8kOVdqHcg6CxKr7cR5xdZ9FM/Pm6f +8ze9z06I2pWXsSw7vT6OLvO1eIKjwWDKKuunO3TwZWSa+TVlIdJ+DrVKDMj7RgD6HIl w3dslC+AOcVLkayHnUmmXnhL0HUa6FuNQqiFqafajcI4OCF9j+CN8WA1/Xic/mo2qrHo 1zRJV3Yn24trtHjGub6h3tzgTqlIdUBKC5ASOIb4wGk7BtHWAi/NzHrctPdu+ps+FWk0 sugQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-disposition:mime-version:message-id :subject:cc:to:from:date; bh=khZAAv4ACFRudG/es4r2t/rZaMOmYXAS+vKKWsdf7IA=; b=coftlW1TL8ywqZACqzKYca9eN7ajwPr/QSGkEy80cKwkmcQOUSNr9D11+Kdth7fovu 980jYpayPKFTG/PLeGOWwfCORWlgLpjxisgyRAHak19VgzyYsQlGgzkjv0jE3VAcL2V5 qjABJc6T+YYwws89lHHYNj+fzANw6+MxEOPKD6fKwOvSNEV4BbxuAvMY2BN+4HiFI14G gRIUMvc4D1kNnwmfHZFAGqyqo8lD3CksLw1S2nVQeVNRZGZveJAdEw4lxS9VuYJuQLc4 TPKfcPdXIBfXabe0FTVMupmwEnlfeMHQdOMcMJkZw41sDdkJVq6GAQ2KuUDyudni1Vkn LyhQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id 70-20020a630749000000b0046fb44b3525si1263057pgh.115.2022.11.24.04.22.16; Thu, 24 Nov 2022 04:22:27 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229677AbiKXLD6 (ORCPT + 86 others); Thu, 24 Nov 2022 06:03:58 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:59982 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229514AbiKXLDz (ORCPT ); Thu, 24 Nov 2022 06:03:55 -0500 Received: from fudo.makrotopia.org (fudo.makrotopia.org [IPv6:2a07:2ec0:3002::71]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 36420881A2; Thu, 24 Nov 2022 03:03:54 -0800 (PST) Received: from local by fudo.makrotopia.org with esmtpsa (TLS1.3:TLS_AES_256_GCM_SHA384:256) (Exim 4.94.2) (envelope-from ) id 1oyA1F-0000L5-44; Thu, 24 Nov 2022 12:03:49 +0100 Date: Thu, 24 Nov 2022 11:03:41 +0000 From: Daniel Golle To: linux-mediatek@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-pwm@vger.kernel.or, Matthias Brugger , Krzysztof Kozlowski , Rob Herring , Uwe =?iso-8859-1?Q?Kleine-K=F6nig?= , Thierry Reding Cc: Fabien Parent , Zhi Mao , Sam Shih Subject: [PATCH RESEND v2] dt-bindings: pwm: mediatek: Add compatible for MT7986 Message-ID: MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,SPF_HELO_NONE, SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add new compatible string for MT7986 PWM and list compatible units for existing entries. Also make sure the number of pwm1-X clocks is listed for all supported units. Signed-off-by: Daniel Golle --- Changes since v1: list compatibles, fix pwm1-n clocks for all SoCs Rebased on linux-next and re-run scripts/get_maintainers.pl on patch to makes sure dt maintainers are included. This has been requested by Krzysztof Kozlowski. .../devicetree/bindings/pwm/pwm-mediatek.txt | 20 +++++++++++-------- 1 file changed, 12 insertions(+), 8 deletions(-) diff --git a/Documentation/devicetree/bindings/pwm/pwm-mediatek.txt b/Documentation/devicetree/bindings/pwm/pwm-mediatek.txt index 554c96b6d0c3..952a338e06e7 100644 --- a/Documentation/devicetree/bindings/pwm/pwm-mediatek.txt +++ b/Documentation/devicetree/bindings/pwm/pwm-mediatek.txt @@ -2,14 +2,15 @@ MediaTek PWM controller Required properties: - compatible: should be "mediatek,-pwm": - - "mediatek,mt2712-pwm": found on mt2712 SoC. + - "mediatek,mt2712-pwm", "mediatek,mt6795-pwm": found on mt2712 SoC. - "mediatek,mt6795-pwm": found on mt6795 SoC. - - "mediatek,mt7622-pwm": found on mt7622 SoC. - - "mediatek,mt7623-pwm": found on mt7623 SoC. + - "mediatek,mt7622-pwm", "mediatek,mt8195-pwm", "mediatek,mt8183-pwm", "mediatek,mt7986-pwm": found on mt7622 SoC. + - "mediatek,mt7623-pwm", "mediatek,mt7628-pwm": found on mt7623 SoC. - "mediatek,mt7628-pwm": found on mt7628 SoC. - "mediatek,mt7629-pwm": found on mt7629 SoC. - - "mediatek,mt8183-pwm": found on mt8183 SoC. - - "mediatek,mt8195-pwm", "mediatek,mt8183-pwm": found on mt8195 SoC. + - "mediatek,mt7986-pwm": found on mt7986 SoC. + - "mediatek,mt8183-pwm", "mediatek,mt7986-pwm": found on mt8183 SoC. + - "mediatek,mt8195-pwm", "mediatek,mt8183-pwm", "mediatek,mt7986-pwm": found on mt8195 SoC. - "mediatek,mt8365-pwm": found on mt8365 SoC. - "mediatek,mt8516-pwm": found on mt8516 SoC. - reg: physical base address and length of the controller's registers. @@ -20,11 +21,14 @@ Required properties: has no clocks - "top": the top clock generator - "main": clock used by the PWM core + - "pwm1" : the PWM1 clock for mt7629 + - "pwm1-2": the two per PWM clocks for mt7986 - "pwm1-3": the three per PWM clocks for mt8365 - - "pwm1-8": the eight per PWM clocks for mt2712 + - "pwm1-4": the four per PWM clocks for mt7628 or mt8183 + - "pwm1-5": the five per PWM clocks for mt7623 or mt8516 - "pwm1-6": the six per PWM clocks for mt7622 - - "pwm1-5": the five per PWM clocks for mt7623 - - "pwm1" : the PWM1 clock for mt7629 + - "pwm1-7": the seven per PWM clocks for mt6795 + - "pwm1-8": the eight per PWM clocks for mt2712 - pinctrl-names: Must contain a "default" entry. - pinctrl-0: One property must exist for each entry in pinctrl-names. See pinctrl/pinctrl-bindings.txt for details of the property values. -- 2.38.1