Received: by 2002:a05:6358:d09b:b0:dc:cd0c:909e with SMTP id jc27csp10098688rwb; Fri, 25 Nov 2022 00:39:45 -0800 (PST) X-Google-Smtp-Source: AA0mqf47ggPEj6K8K08lyp2nV1d9nGRX3p5f3dd8lVX0WkRAtceO6Gd2PhUh87K1olI1zx60bRhG X-Received: by 2002:a05:6a00:2908:b0:56b:d738:9b with SMTP id cg8-20020a056a00290800b0056bd738009bmr17593729pfb.61.1669365585638; Fri, 25 Nov 2022 00:39:45 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1669365585; cv=none; d=google.com; s=arc-20160816; b=0uUBrcrjsXBz77n9f4IgOGHUDM1Z7va83HsfC+tiAb2gSO1lWcypzhVAaoSA+PoBxJ /pKW8J7Qv/AFuAZjcE9mxalLm8b96gxaYqZgpb9oqp82JvLILZa1hVVv4z6PQ3CaeUxJ IzZS/Jc1UxuTXM9um8WdRMZQU/toFH2NtnpArl0ViSv66Dm07al+ROjUAZ3wsqMc0PZS 2aaLCWDKWqbUHrI3j5UzmdFd2E+fVauvZiBOgLD1A3MOE6ZWF9dn7hfHXxy0zNVgcmPD 2UzsXoQCiKvMpdScRS+tGjpAaQR4FNbRgaaDaD3k2DXc4rYjXHqMsI9WeYFeF7qY/peH Y/+Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=N+VqwQA0ACSOHUN95caT7MOy4QsSBG574lC0jyV4pT8=; b=BoIw4jr6Ip9sbBNnvNDMrgpBPslcQpRSJ+Zu+Ff6VP3Jpp7BnzkTKtXu4aButtdj2n rh3hFR9JjEkWRFeafDIQPGBXmVSazxPtJSfWdt5RcyD+6XzDai81VUglSjMve5/7lqk0 iwAgbVTrq715OSV6f8MCS5xHMEdS+EYNoOIq5Azm+tt5XDeFCLeT6DtRxGMeF4lVGd93 r8ODrEQUsv0jKy/KvLiuB5Ffv0CoFvTH0lDc255c4ODljv43EikGBvMj/He3gl6Z3Dz7 xo8C9zdCmdunggy7HZsQLWFysBgK6vVSB0Yy8y0ti11D+2OxGiWRv/7RI3vUS9N1Iuwk S+ag== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=m0mzFThb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id x5-20020a170902ea8500b0018863e1bc39si2991420plb.248.2022.11.25.00.39.32; Fri, 25 Nov 2022 00:39:45 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=m0mzFThb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229648AbiKYIQR (ORCPT + 87 others); Fri, 25 Nov 2022 03:16:17 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:37096 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229515AbiKYIQP (ORCPT ); Fri, 25 Nov 2022 03:16:15 -0500 Received: from mail-lf1-x129.google.com (mail-lf1-x129.google.com [IPv6:2a00:1450:4864:20::129]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 936B8303DA for ; Fri, 25 Nov 2022 00:16:13 -0800 (PST) Received: by mail-lf1-x129.google.com with SMTP id b3so5758790lfv.2 for ; Fri, 25 Nov 2022 00:16:13 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :from:to:cc:subject:date:message-id:reply-to; bh=N+VqwQA0ACSOHUN95caT7MOy4QsSBG574lC0jyV4pT8=; b=m0mzFThbUlv8y9i5L6R9m6xTXf/K9T8scg4/1yMpDP0SG8fMA3utdjWye6zPasnDsG PvA4m5+sfvYm59Tyk0G3lUOd2YtTyRG8hKeYbQj+M19+OFSjbvhm5yT4nRTEb6dYXcYD sihPMgJn2RNfHzv4eUiZGZDDx77+IajNNLSL8LFVw8mkMWPsH2Izq+5lmSrFLS7+06AQ jZksOItOh5A7nngow+DFdTLG2YbJZg61yhnNlGeEBylpy7GpJSxHsAs9mcwZl27O5R0m dABAdbOk0WtBjXmiqYt+E5xCJDlMtmDJr1JpYXm5Dm5lzS+r7ghQgiyrXl1ap+3EJP3H jFPg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=N+VqwQA0ACSOHUN95caT7MOy4QsSBG574lC0jyV4pT8=; b=bCEcPrUbM4iI/aSKx3Bqfot36xKap9hlkUiqx81xTe3bFdHdmDkILpHzKx8OdCJkAH mcWyvnVrhyGxvxV1i53gGq8lIHh4R1EnpjcA9XX/6zbwsViQM18GkDKxk8iAUhvNQ62I tsmdNonxn25XAPweJOFIcgbo1xcrBlcK5nv4+Cg94Ty0HVxxWB6QOl9boxzchZ3DJrBL TiVUsE9/v55f34McQrLna79BED4gKlhY1lXsB0eCm0uGsfKyNzLcbIHBeIrkwEC3A6UP rrXc4xi9Z38n196MTWpAPGnQWU8ATobNBoR2cCN4KR4u9LhLuch1n/PsqvX1B5TVtiNb LrZw== X-Gm-Message-State: ANoB5pnNpQpYpjdPFnLKK803RjTdQM0vZP+XO34mz9TR1VqKz2PfIqCn UpKidrQWLoTasF6NLxYTaskuTQ== X-Received: by 2002:ac2:5f6c:0:b0:4a2:bca5:76bc with SMTP id c12-20020ac25f6c000000b004a2bca576bcmr6118153lfc.123.1669364171902; Fri, 25 Nov 2022 00:16:11 -0800 (PST) Received: from [192.168.0.20] (088156142067.dynamic-2-waw-k-3-2-0.vectranet.pl. [88.156.142.67]) by smtp.gmail.com with ESMTPSA id m4-20020a056512014400b004aa543f3748sm41444lfo.130.2022.11.25.00.16.10 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Fri, 25 Nov 2022 00:16:11 -0800 (PST) Message-ID: <70d1bfde-f57f-1741-08d3-23e362793595@linaro.org> Date: Fri, 25 Nov 2022 09:16:09 +0100 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:102.0) Gecko/20100101 Thunderbird/102.5.0 Subject: Re: [PATCH v4 6/7] dt-bindings: cache: r9a07g043f-l2-cache: Add DT binding documentation for L2 cache controller Content-Language: en-US To: Prabhakar , Paul Walmsley , Palmer Dabbelt , Albert Ou , Geert Uytterhoeven , Magnus Damm , Heiko Stuebner , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Guo Ren Cc: Jisheng Zhang , Atish Patra , Anup Patel , Andrew Jones , Nathan Chancellor , Philipp Tomsich , devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org, linux-renesas-soc@vger.kernel.org, Biju Das , Lad Prabhakar References: <20221124172207.153718-1-prabhakar.mahadev-lad.rj@bp.renesas.com> <20221124172207.153718-7-prabhakar.mahadev-lad.rj@bp.renesas.com> From: Krzysztof Kozlowski In-Reply-To: <20221124172207.153718-7-prabhakar.mahadev-lad.rj@bp.renesas.com> Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,NICE_REPLY_A,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 24/11/2022 18:22, Prabhakar wrote: > From: Lad Prabhakar > > Add DT binding documentation for L2 cache controller found on RZ/Five SoC. > > The Renesas RZ/Five microprocessor includes a RISC-V CPU Core (AX45MP > Single) from Andes. The AX45MP core has an L2 cache controller, this patch > describes the L2 cache block. > > Signed-off-by: Lad Prabhakar > --- > RFC v3 -> v4 > * Dropped l2 cache configuration parameters > * s/larger/large > * Added minItems/maxItems for andestech,pma-regions > --- > .../cache/andestech,ax45mp-cache.yaml | 93 +++++++++++++++++++ > .../cache/andestech,ax45mp-cache.h | 38 ++++++++ > 2 files changed, 131 insertions(+) > create mode 100644 Documentation/devicetree/bindings/cache/andestech,ax45mp-cache.yaml > create mode 100644 include/dt-bindings/cache/andestech,ax45mp-cache.h > > diff --git a/Documentation/devicetree/bindings/cache/andestech,ax45mp-cache.yaml b/Documentation/devicetree/bindings/cache/andestech,ax45mp-cache.yaml > new file mode 100644 > index 000000000000..bf255b177d0a > --- /dev/null > +++ b/Documentation/devicetree/bindings/cache/andestech,ax45mp-cache.yaml > @@ -0,0 +1,93 @@ > +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) > +# Copyright (C) 2022 Renesas Electronics Corp. > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/cache/andestech,ax45mp-cache.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: Andestech AX45MP L2 Cache Controller > + > +maintainers: > + - Lad Prabhakar > + > +description: > + A level-2 cache (L2C) is used to improve the system performance by providing > + a large amount of cache line entries and reasonable access delays. The L2C > + is shared between cores, and a non-inclusive non-exclusive policy is used. > + > +select: > + properties: > + compatible: > + contains: > + enum: > + - andestech,ax45mp-cache > + > + required: > + - compatible > + > +properties: > + compatible: > + items: > + - const: andestech,ax45mp-cache > + - const: cache > + > + reg: > + maxItems: 1 > + > + interrupts: > + maxItems: 1 > + > + cache-line-size: > + const: 64 > + > + cache-level: > + const: 2 > + > + cache-sets: > + const: 1024 > + > + cache-size: > + enum: [131072, 262144, 524288, 1048576, 2097152] > + > + cache-unified: true > + > + next-level-cache: true > + > + andestech,pma-regions: > + $ref: /schemas/types.yaml#/definitions/uint32-matrix > + minItems: 1 > + maxItems: 16 > + items: > + minItems: 3 > + maxItems: 3 Instead: items: items: - description: Explain - description: what is - description: here > + description: Optional array of memory regions to be set in the PMA. > + > +additionalProperties: false > + > +required: > + - compatible > + - cache-line-size > + - cache-level > + - cache-sets > + - cache-size > + - cache-unified > + - interrupts > + - reg Keep the same order as properties appear in the "properties:" > + > +examples: > + - | > + #include > + #include > + > + cache-controller@2010000 { > + reg = <0x13400000 0x100000>; > + compatible = "andestech,ax45mp-cache", "cache"; > + interrupts = <508 IRQ_TYPE_LEVEL_HIGH>; > + cache-line-size = <64>; > + cache-level = <2>; > + cache-sets = <1024>; > + cache-size = <262144>; > + cache-unified; > + andestech,pma-regions = <0x58000000 0x08000000 > + (AX45MP_PMACFG_ETYP_NAPOT | AX45MP_PMACFG_MTYP_MEM_NON_CACHE_BUF)>; > + }; > diff --git a/include/dt-bindings/cache/andestech,ax45mp-cache.h b/include/dt-bindings/cache/andestech,ax45mp-cache.h > new file mode 100644 > index 000000000000..aa1cad24075d > --- /dev/null > +++ b/include/dt-bindings/cache/andestech,ax45mp-cache.h > @@ -0,0 +1,38 @@ > +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ > +/* > + * This header provides constants for Andes AX45MP PMA configuration > + * > + * Copyright (C) 2022 Renesas Electronics Corp. > + */ > + > +#ifndef __DT_BINDINGS_ANDESTECH_AX45MP_CACHE_H > +#define __DT_BINDINGS_ANDESTECH_AX45MP_CACHE_H > + > +/* OFF: PMA entry is disabled */ > +#define AX45MP_PMACFG_ETYP_DISABLED 0 > +/* Naturally aligned power of 2 region */ > +#define AX45MP_PMACFG_ETYP_NAPOT 3 > + > +/* Device, Non-bufferable */ > +#define AX45MP_PMACFG_MTYP_DEV_NON_BUF (0 << 2) > +/* Device, bufferable */ > +#define AX45MP_PMACFG_MTYP_DEV_BUF (1 << 2) > +/* Memory, Non-cacheable, Non-bufferable */ > +#define AX45MP_PMACFG_MTYP_MEM_NON_CACHE_NON_BUF (2 << 2) > +/* Memory, Non-cacheable, Bufferable */ > +#define AX45MP_PMACFG_MTYP_MEM_NON_CACHE_BUF (3 << 2) What are all these? They don't look like flags, because 3 = 1 | 2... they don't look like constants, because we do not use shifts in constants. Are these some register values? I also do not see the header being used in the code, so why having a bindings header if it is not used (DTS is not usage...)? > +/* Memory, Write-back, No-allocate */ > +#define AX45MP_PMACFG_MTYP_MEM_WB_NA (8 << 2) > +/* Memory, Write-back, Read-allocate */ > +#define AX45MP_PMACFG_MTYP_MEM_WB_RA (9 << 2) > +/* Memory, Write-back, Write-allocate */ > +#define AX45MP_PMACFG_MTYP_MEM_WB_WA (10 << 2) > +/* Memory, Write-back, Read and Write-allocate */ > +#define AX45MP_PMACFG_MTYP_MEM_WB_R_WA (11 << 2) > + > +/* AMO instructions are supported */ > +#define AX45MP_PMACFG_NAMO_AMO_SUPPORT (0 << 6) > +/* AMO instructions are not supported */ > +#define AX45MP_PMACFG_NAMO_AMO_NO_SUPPORT (1 << 6) > + > +#endif /* __DT_BINDINGS_ANDESTECH_AX45MP_CACHE_H */ Best regards, Krzysztof