Received: by 2002:a05:6358:d09b:b0:dc:cd0c:909e with SMTP id jc27csp10350902rwb; Fri, 25 Nov 2022 03:57:33 -0800 (PST) X-Google-Smtp-Source: AA0mqf5OhmikX/gzlIzu9ZcfIwITGlOnUbAydEgvY4hy6KcX/msAhiIJoVh8C5hIVrYkMbm1X4bu X-Received: by 2002:aa7:c941:0:b0:469:172:4f46 with SMTP id h1-20020aa7c941000000b0046901724f46mr32055203edt.130.1669377453530; Fri, 25 Nov 2022 03:57:33 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1669377453; cv=none; d=google.com; s=arc-20160816; b=BGQcnZTg2PWI1kGovabA5QzauuUB8a1cy3gzAnxDbIQJwATu94ygjUjTfXRfXg3Anr RiSrrXdwaYRXJz3G0jtOWtGGHZFxXECWKVo9Ay4lWGUCQCQsj3jY1bd+9qUdZT+QJR8L NhJR2aNxJ8WxyI7OnOjSlrXrQMWmouifvSnlQNDVOqXBkx0tUkDS7sck0niEOhCT55hC OAf6wDWQu9r/+o2LqzYNX4t7f3u27T5vLsiyGvIkxf64fb/85KftmQUP5JyMsFfXEyyX DV/C+ZErJXhvLErI585E8RTYA73CFkkldLOFsKWf4YRRj3ZybNpPVCeI9JpspCX7q7PW k5BA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=G1ogE3iUjoMSXzLx1NgTul4M3E0f5R6SeuN3d1g+xHg=; b=xZxDnU4nIcaqxx0E5eYX7d+c7ndqhWuKcc9hqhKxdpuMW61vPamxTxsnvVeHYYzRcq PRnObrN7C8VyhARyao57C7Jru/m2D3SPHsNdCvY4rSuzmADpgCNHkKdDKbs+kPEZi0HY FXIlmpqoc5qbIouomWau6YK68VX+ATM14GZtHcKegCxD5iwL355huPlvcwjhwOcW4/Yc J2cKwPvs+64jr3ATr5uJhOIsR1+os+Z3Nybyl+qaEHM07ATi9eQK3k9lywdgtJvYPTwj yYWd5X0gRDCMno2UBUeBRUTsy8sKi+XzE11f+hHJoDMs3R27Y952YohloINdX8hu79i3 +qTQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=dnGJBUNJ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id qw8-20020a1709066a0800b007adc8c49d83si3006753ejc.477.2022.11.25.03.57.11; Fri, 25 Nov 2022 03:57:33 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=dnGJBUNJ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229883AbiKYLWS (ORCPT + 87 others); Fri, 25 Nov 2022 06:22:18 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48360 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229974AbiKYLVp (ORCPT ); Fri, 25 Nov 2022 06:21:45 -0500 Received: from mail-pg1-x536.google.com (mail-pg1-x536.google.com [IPv6:2607:f8b0:4864:20::536]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id B8B86286D1 for ; Fri, 25 Nov 2022 03:21:44 -0800 (PST) Received: by mail-pg1-x536.google.com with SMTP id q71so3704669pgq.8 for ; Fri, 25 Nov 2022 03:21:44 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ventanamicro.com; s=google; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=G1ogE3iUjoMSXzLx1NgTul4M3E0f5R6SeuN3d1g+xHg=; b=dnGJBUNJQl0wlLkoDF9rV+Fk3ir0Zo+py6y4hjjjRZOAZtMja3aUacpgOypb2+kVaV vWx9m4ZldeFz7buRLSRXiO6zWXZHVO7qb/W3+16VJYNsrHugMitE3+gm2kfEYXOgPHbU ha8hl0o+yScSTJMIzLFEiSyQxYkm3nGkb0XxrAFOMnKQCoiliUYCmd55WEB1JOQncxyD zbKbRaXkmOgPTlan7WsKeVocPRH3frnEaCQour6xMZkDnmUo2qtI/c540HD6YkmKIrcI 5TsL8g+hAUgRELJp7kqSgLCFEobVRwZEM4QCbadzTFtfcA775XB3Ov3JZlFI9W2NtpXi 6Wlw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=G1ogE3iUjoMSXzLx1NgTul4M3E0f5R6SeuN3d1g+xHg=; b=mcrYDA4XRdFrzJ4jLcw8JhW5WoQkQ6S/jT/PBKwR8LX3ERF8TxqUp2841aSXY4awQz HLwTRLW/ycigHd6umTl8Z5euH0tArbhweCO6Yq6/9sEB2IatEBhF9LjecBLXqAzE1jrA 7WGJ4D84gSljsZ/RPuh7GvP0sICmPWuKeF/AYVitsmQ9A4N922qEKYgt4rQE2nM1V7Wl 3xu8wub3IQiaqjFVQ4tDmq3lLYDT7bb/Ntck5++mBqzwHhauOlvQnwD1MNV9CZWTeErp SFAdNRkMINs611eLGgyKwwK4ZZn1ZQhfjq6vQ//qL+dconIwchQmEDNoZl2AxF+D9FKc MyFQ== X-Gm-Message-State: ANoB5pnD8FkgLtS9iab/Xhqe5SSYPzLVvSsSs7UFxT+18KqAVavYVcc7 /uSO0eOstWgdqas+Xaey5BoAqw== X-Received: by 2002:a63:dc45:0:b0:44e:46f9:7eeb with SMTP id f5-20020a63dc45000000b0044e46f97eebmr16133001pgj.3.1669375304115; Fri, 25 Nov 2022 03:21:44 -0800 (PST) Received: from anup-ubuntu-vm.localdomain ([103.97.165.210]) by smtp.gmail.com with ESMTPSA id e66-20020a621e45000000b0057488230704sm2834335pfe.219.2022.11.25.03.21.39 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 25 Nov 2022 03:21:43 -0800 (PST) From: Anup Patel To: Rob Herring , Krzysztof Kozlowski , Palmer Dabbelt , Paul Walmsley , Daniel Lezcano , Thomas Gleixner Cc: Andrew Jones , Atish Patra , Samuel Holland , Anup Patel , devicetree@vger.kernel.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, Anup Patel Subject: [PATCH v3 3/3] clocksource: timer-riscv: Set CLOCK_EVT_FEAT_C3STOP based on DT Date: Fri, 25 Nov 2022 16:51:05 +0530 Message-Id: <20221125112105.427045-4-apatel@ventanamicro.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20221125112105.427045-1-apatel@ventanamicro.com> References: <20221125112105.427045-1-apatel@ventanamicro.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org We should set CLOCK_EVT_FEAT_C3STOP for a clock_event_device only when riscv,timer-cant-wake-up DT property is present in the RISC-V timer DT node. This way CLOCK_EVT_FEAT_C3STOP feature is set for clock_event_device based on RISC-V platform capabilities rather than having it set for all RISC-V platforms. Signed-off-by: Anup Patel --- drivers/clocksource/timer-riscv.c | 10 ++++++++++ 1 file changed, 10 insertions(+) diff --git a/drivers/clocksource/timer-riscv.c b/drivers/clocksource/timer-riscv.c index a0d66fabf073..0c8bdd168a45 100644 --- a/drivers/clocksource/timer-riscv.c +++ b/drivers/clocksource/timer-riscv.c @@ -28,6 +28,7 @@ #include static DEFINE_STATIC_KEY_FALSE(riscv_sstc_available); +static bool riscv_timer_cant_wake_cpu; static int riscv_clock_next_event(unsigned long delta, struct clock_event_device *ce) @@ -85,6 +86,8 @@ static int riscv_timer_starting_cpu(unsigned int cpu) ce->cpumask = cpumask_of(cpu); ce->irq = riscv_clock_event_irq; + if (riscv_timer_cant_wake_cpu) + ce->features |= CLOCK_EVT_FEAT_C3STOP; clockevents_config_and_register(ce, riscv_timebase, 100, 0x7fffffff); enable_percpu_irq(riscv_clock_event_irq, @@ -139,6 +142,13 @@ static int __init riscv_timer_init_dt(struct device_node *n) if (cpuid != smp_processor_id()) return 0; + child = of_find_compatible_node(NULL, NULL, "riscv,timer"); + if (child) { + riscv_timer_cant_wake_cpu = of_property_read_bool(child, + "riscv,timer-cant-wake-cpu"); + of_node_put(child); + } + domain = NULL; child = of_get_compatible_child(n, "riscv,cpu-intc"); if (!child) { -- 2.34.1