Received: by 2002:a05:6358:d09b:b0:dc:cd0c:909e with SMTP id jc27csp1927699rwb; Tue, 29 Nov 2022 23:03:41 -0800 (PST) X-Google-Smtp-Source: AA0mqf4MCEdE3E9xYOHvqdR6MBwOjA3NKAQssRErsxgMvKDsNvONC15ZtSrlEB1hoYwzg+I3DgzK X-Received: by 2002:a17:90b:394e:b0:20a:6106:a283 with SMTP id oe14-20020a17090b394e00b0020a6106a283mr42311899pjb.107.1669791821761; Tue, 29 Nov 2022 23:03:41 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1669791821; cv=none; d=google.com; s=arc-20160816; b=IAXMkqyUo/EKNOJlOCT6XX9nRzOC92jLUXI4v79/GqXieQ7T94OaaroBbSn5KteOnM D4TaZTKyL/yTDi+nP6dIXv/p8I6JyID7Bpk8pz0ORtF6g4KFHCF0CLazdgJMCR+euBcS g4eSmm+dGrxVc2S2ds97aojUnmWyylfdwXRObUsr8qGB4jpdslW3TrmupLMfSmUQoI/W jRoZnQ+8B+sHisqkXyns+mzugImDySM6IQC5T8J+r70WWZFK7dBT9grLfg5fkP7PkkJe Nb5+Vy455i135VvtpoAdtFBT0fnQ29ccai1VO5o1nATFYHi/YXh132YJwQg+XdtqZEsl nfKA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=Kq+oupuUVojEUh5xpob/ZA6FqVn31biJZjoF3TurO2k=; b=biF5Estl8KAGX5qbAKMzJYIlOaV6KKMihHWJUT6TuQteGtpuq8hU7w/1IRTeiLSfOE Tsg/EhGFz5KSUMHKuZPtd77tetArJJLXgOACWVaZZIaa34plkgXXn1aHfgg8yWFY7bTr jhsK3lT+BDsn44vqSYgALGwqfUXLhIflDlPBODzgLkqL9iHe+9gemh6SXKP6x2PGJXCz ebR41tD2smxsaUSPweTYOyA614fIBBvT1vPVog6HX/RIKWEwbdFL6u/t7WTy/ecFUUeQ kNMU50Wns10HviBuK4Yqdkix1mtcpJtu9Tnr40lploiTiz+hX6DC0Gervgd9FXaHE+T1 zfew== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=MFPhx8IG; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id y70-20020a638a49000000b00477dfb6bd00si539955pgd.437.2022.11.29.23.03.30; Tue, 29 Nov 2022 23:03:41 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=MFPhx8IG; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233639AbiK3GVE (ORCPT + 85 others); Wed, 30 Nov 2022 01:21:04 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42718 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230147AbiK3GVC (ORCPT ); Wed, 30 Nov 2022 01:21:02 -0500 Received: from mga02.intel.com (mga02.intel.com [134.134.136.20]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A79D331350 for ; Tue, 29 Nov 2022 22:21:01 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1669789261; x=1701325261; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=LUeWxWmjVm3akRt4cUHVyVlUrmIQ4Wukv83FFYOHGpc=; b=MFPhx8IG24hor37RqanKoc2lKguaVk8IFTEBTC5zcrCpJpGl23MNaiS9 sCQMWk+I+XW+CmH6PdmgvNEr0bfiH3QHfh9jjrc5wYhd/A/7GUjKC/gjm o8n4U+WuAuJOsb3LJfZZFDdwHiCzKqWYJeNUhFDzEv7Gm2jTfmAj20Rh4 7eQW6Y/u3ssTeP+u8zfqaxnAyTN09aKo2d+oFnJJwYIWQhnSnap4jbXMr fmDwXGxAACAMAnp/p+U35JUliWLhdn4quTkXbkGsm2gj7pCYiqawSJ9uX kIidKPF9F6FSbivhbxFkP4DJORdW1bEALIw95shdo8cCmZT2LGXibUy3m A==; X-IronPort-AV: E=McAfee;i="6500,9779,10546"; a="302922977" X-IronPort-AV: E=Sophos;i="5.96,205,1665471600"; d="scan'208";a="302922977" Received: from orsmga007.jf.intel.com ([10.7.209.58]) by orsmga101.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 29 Nov 2022 22:21:01 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6500,9779,10546"; a="637878338" X-IronPort-AV: E=Sophos;i="5.96,205,1665471600"; d="scan'208";a="637878338" Received: from otc-nc-03.jf.intel.com (HELO jacob-builder.jf.intel.com) ([10.54.39.110]) by orsmga007.jf.intel.com with ESMTP; 29 Nov 2022 22:21:00 -0800 From: Jacob Pan To: LKML , iommu@lists.linux.dev, "Lu Baolu" , Joerg Roedel Cc: "Robin Murphy" , "Will Deacon" , David Woodhouse , Raj Ashok , "Tian, Kevin" , Yi Liu , Jacob Pan , Yuzhang Luo Subject: [PATCH v3] iommu/vt-d: Add a fix for devices need extra dtlb flush Date: Tue, 29 Nov 2022 22:24:49 -0800 Message-Id: <20221130062449.1360063-1-jacob.jun.pan@linux.intel.com> X-Mailer: git-send-email 2.25.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-1.3 required=5.0 tests=AC_FROM_MANY_DOTS,BAYES_00, DKIMWL_WL_HIGH,DKIM_SIGNED,DKIM_VALID,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, RCVD_IN_MSPIKE_H3,RCVD_IN_MSPIKE_WL,SPF_HELO_NONE,SPF_NONE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org QAT devices on Intel Sapphire Rapids and Emerald Rapids have a defect in address translation service (ATS). These devices may inadvertently issue ATS invalidation completion before posted writes initiated with translated address that utilized translations matching the invalidation address range, violating the invalidation completion ordering. This patch adds an extra device TLB invalidation for the affected devices, it is needed to ensure no more posted writes with translated address following the invalidation completion. Therefore, the ordering is preserved and data-corruption is prevented. Device TLBs are invalidated under the following six conditions: 1. Device driver does DMA API unmap IOVA 2. Device driver unbind a PASID from a process, sva_unbind_device() 3. PASID is torn down, after PASID cache is flushed. e.g. process exit_mmap() due to crash 4. Under SVA usage, called by mmu_notifier.invalidate_range() where VM has to free pages that were unmapped 5. userspace driver unmaps a DMA buffer 6. Cache invalidation in vSVA usage (upcoming) For #1 and #2, device drivers are responsible for stopping DMA traffic before unmap/unbind. For #3, iommu driver gets mmu_notifier to invalidate TLB the same way as normal user unmap which will do an extra invalidation. The dTLB invalidation after PASID cache flush does not need an extra invalidation. Therefore, we only need to deal with #4 and #5 in this patch. #1 is also covered by this patch due to common code path with #5. Tested-by: Yuzhang Luo Reviewed-by: Ashok Raj Reviewed-by: Kevin Tian Signed-off-by: Jacob Pan --- v3 - renamed quirk function - add more comments to explain risky_device() check v2 - removed risky_device() check based on the review by Robin, added comments to explain the exemption. - reworked commit message based on the review from Ashok --- drivers/iommu/intel/iommu.c | 67 +++++++++++++++++++++++++++++++++++-- drivers/iommu/intel/iommu.h | 3 ++ drivers/iommu/intel/svm.c | 5 ++- 3 files changed, 72 insertions(+), 3 deletions(-) diff --git a/drivers/iommu/intel/iommu.c b/drivers/iommu/intel/iommu.c index 996a8b5ee5ee..d8759f445aff 100644 --- a/drivers/iommu/intel/iommu.c +++ b/drivers/iommu/intel/iommu.c @@ -1396,6 +1396,23 @@ static void domain_update_iotlb(struct dmar_domain *domain) spin_unlock_irqrestore(&domain->lock, flags); } +/* + * Impacted QAT device IDs ranging from 0x4940 to 0x4943. + * This quirk is exempted from risky_device() check because it applies only + * to the built-in QAT devices and it doesn't grant additional privileges. + */ +#define BUGGY_QAT_DEVID_MASK 0x494c +static bool dev_needs_extra_dtlb_flush(struct pci_dev *pdev) +{ + if (pdev->vendor != PCI_VENDOR_ID_INTEL) + return false; + + if ((pdev->device & 0xfffc) != BUGGY_QAT_DEVID_MASK) + return false; + + return true; +} + static void iommu_enable_pci_caps(struct device_domain_info *info) { struct pci_dev *pdev; @@ -1478,6 +1495,7 @@ static void __iommu_flush_dev_iotlb(struct device_domain_info *info, qdep = info->ats_qdep; qi_flush_dev_iotlb(info->iommu, sid, info->pfsid, qdep, addr, mask); + quirk_extra_dev_tlb_flush(info, addr, mask, PASID_RID2PASID, qdep); } static void iommu_flush_dev_iotlb(struct dmar_domain *domain, @@ -4490,9 +4508,10 @@ static struct iommu_device *intel_iommu_probe_device(struct device *dev) if (dev_is_pci(dev)) { if (ecap_dev_iotlb_support(iommu->ecap) && pci_ats_supported(pdev) && - dmar_ats_supported(pdev, iommu)) + dmar_ats_supported(pdev, iommu)) { info->ats_supported = 1; - + info->dtlb_extra_inval = dev_needs_extra_dtlb_flush(pdev); + } if (sm_supported(iommu)) { if (pasid_supported(iommu)) { int features = pci_pasid_features(pdev); @@ -4931,3 +4950,47 @@ static void __init check_tylersburg_isoch(void) pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n", vtisochctrl); } + +/* + * Here we deal with a device TLB defect where device may inadvertently issue ATS + * invalidation completion before posted writes initiated with translated address + * that utilized translations matching the invalidation address range, violating + * the invalidation completion ordering. + * Therefore, any use cases that cannot guarantee DMA is stopped before unmap is + * vulnerable to this defect. In other words, any dTLB invalidation initiated not + * under the control of the trusted/privileged host device driver must use this + * quirk. + * Device TLBs are invalidated under the following six conditions: + * 1. Device driver does DMA API unmap IOVA + * 2. Device driver unbind a PASID from a process, sva_unbind_device() + * 3. PASID is torn down, after PASID cache is flushed. e.g. process + * exit_mmap() due to crash + * 4. Under SVA usage, called by mmu_notifier.invalidate_range() where + * VM has to free pages that were unmapped + * 5. Userspace driver unmaps a DMA buffer + * 6. Cache invalidation in vSVA usage (upcoming) + * + * For #1 and #2, device drivers are responsible for stopping DMA traffic + * before unmap/unbind. For #3, iommu driver gets mmu_notifier to + * invalidate TLB the same way as normal user unmap which will use this quirk. + * The dTLB invalidation after PASID cache flush does not need this quirk. + * + * As a reminder, #6 will *NEED* this quirk as we enable nested translation. + */ +void quirk_extra_dev_tlb_flush(struct device_domain_info *info, unsigned long address, + unsigned long mask, u32 pasid, u16 qdep) +{ + u16 sid; + + if (likely(!info->dtlb_extra_inval)) + return; + + sid = PCI_DEVID(info->bus, info->devfn); + if (pasid == PASID_RID2PASID) { + qi_flush_dev_iotlb(info->iommu, sid, info->pfsid, + qdep, address, mask); + } else { + qi_flush_dev_iotlb_pasid(info->iommu, sid, info->pfsid, + pasid, qdep, address, mask); + } +} diff --git a/drivers/iommu/intel/iommu.h b/drivers/iommu/intel/iommu.h index 92023dff9513..36297e17d815 100644 --- a/drivers/iommu/intel/iommu.h +++ b/drivers/iommu/intel/iommu.h @@ -623,6 +623,7 @@ struct device_domain_info { u8 pri_enabled:1; u8 ats_supported:1; u8 ats_enabled:1; + u8 dtlb_extra_inval:1; /* Quirk for devices need extra flush */ u8 ats_qdep; struct device *dev; /* it's NULL for PCIe-to-PCI bridge */ struct intel_iommu *iommu; /* IOMMU used by this device */ @@ -728,6 +729,8 @@ void qi_flush_piotlb(struct intel_iommu *iommu, u16 did, u32 pasid, u64 addr, void qi_flush_dev_iotlb_pasid(struct intel_iommu *iommu, u16 sid, u16 pfsid, u32 pasid, u16 qdep, u64 addr, unsigned int size_order); +void quirk_extra_dev_tlb_flush(struct device_domain_info *info, unsigned long address, + unsigned long pages, u32 pasid, u16 qdep); void qi_flush_pasid_cache(struct intel_iommu *iommu, u16 did, u64 granu, u32 pasid); diff --git a/drivers/iommu/intel/svm.c b/drivers/iommu/intel/svm.c index 7d08eb034f2d..fe615c53479c 100644 --- a/drivers/iommu/intel/svm.c +++ b/drivers/iommu/intel/svm.c @@ -184,10 +184,13 @@ static void __flush_svm_range_dev(struct intel_svm *svm, return; qi_flush_piotlb(sdev->iommu, sdev->did, svm->pasid, address, pages, ih); - if (info->ats_enabled) + if (info->ats_enabled) { qi_flush_dev_iotlb_pasid(sdev->iommu, sdev->sid, info->pfsid, svm->pasid, sdev->qdep, address, order_base_2(pages)); + quirk_extra_dev_tlb_flush(info, address, order_base_2(pages), + svm->pasid, sdev->qdep); + } } static void intel_flush_svm_range_dev(struct intel_svm *svm, -- 2.25.1