Received: by 2002:a05:6358:d09b:b0:dc:cd0c:909e with SMTP id jc27csp348998rwb; Thu, 1 Dec 2022 03:03:57 -0800 (PST) X-Google-Smtp-Source: AA0mqf7Y8E4F6g+Jx0BulbZ49qpWTm37naPdBMxj8GgHsYcqSudiHuubijBQPc1LmHaAxrw8fdwT X-Received: by 2002:a05:6402:5307:b0:461:e3e1:bc3b with SMTP id eo7-20020a056402530700b00461e3e1bc3bmr45292198edb.145.1669892637412; Thu, 01 Dec 2022 03:03:57 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1669892637; cv=none; d=google.com; s=arc-20160816; b=EgSwbxF/BTW+vh2ZOplma/n5SxJIE4tlmbpFL0BgCq6K3CV6DJkKSF73rIN/PT805A p6ls2sInsd6gWNq/YYh9zLqFg6rEBDEN//t7yoS4KbQaK5WQe1Q7em/P17ITnA8Z5i+k QH0/Qk2MmA4OV8LxjUs/fi2S3GWL7AaNaeqXV3glRmOeoUU5AyLRMNNdKSUetzbn6rl8 WAJlvhAY6DqJOzawnmv+rxbu28nGb8ysEpku7k3fngK57LHt7KuBSR5UWmFpIoSx3h3F 3GGjygL4DQxGtpBkGr5EGznsTJg32tj1K9JsTMVoodwQlLxvp8Dct4rHTGE8d8/ML0pK 5PQQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=7IJfK+y4yj7GmxKwknt+bd3/LRdNt08c1UhK6osN8xM=; b=Cr+IdukR4wic9svXknEjUccImE5sAyQwg0hwb0zqazgCy3/hnEsAQ6HQdq0BgdkajG L7C1YL6swdJijRqfsG3E22+fvIpiOJo3YTQEa0UI09ILYSjRDohY37Lyrsktu/OYr3AC fc08S4ruIY7AEB+Dsp0TD+Hx8fvtIr3VDJwCpAhzWkQgpCc3GTYMDNpiFPsByeVO4ajB PdfltCUj2rDYidkTVm/SFmJkS+4PJwrKH8vZzDU55Iq4EuompSbYcb/D/ieiUrYfGY10 2XcO3HUH0QqH98DJFupLO6w6AqP4FPz9f+DEv4KC6r47Hohe67cwtN5GDPgDZhfobPAq sjPg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=sntech.de Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id j27-20020a170906279b00b007c0a4551026si2394579ejc.582.2022.12.01.03.03.37; Thu, 01 Dec 2022 03:03:57 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=sntech.de Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230088AbiLAKtQ (ORCPT + 82 others); Thu, 1 Dec 2022 05:49:16 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53028 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230456AbiLAKse (ORCPT ); Thu, 1 Dec 2022 05:48:34 -0500 Received: from gloria.sntech.de (gloria.sntech.de [185.11.138.130]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 56DF913D46; Thu, 1 Dec 2022 02:47:20 -0800 (PST) Received: from ip5b412258.dynamic.kabel-deutschland.de ([91.65.34.88] helo=diego.localnet) by gloria.sntech.de with esmtpsa (TLS1.3) tls TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384 (Exim 4.94.2) (envelope-from ) id 1p0h5t-0000rB-MD; Thu, 01 Dec 2022 11:47:05 +0100 From: Heiko =?ISO-8859-1?Q?St=FCbner?= To: Conor Dooley , Andrew Jones Cc: Palmer Dabbelt , linux-riscv@lists.infradead.org, Conor Dooley , aou@eecs.berkeley.edu, corbet@lwn.net, guoren@kernel.org, paul.walmsley@sifive.com, linux-kernel@vger.kernel.org, linux-doc@vger.kernel.org Subject: Re: [PATCH v1 2/3] RISC-V: resort all extensions in consistent orders Date: Thu, 01 Dec 2022 11:47:04 +0100 Message-ID: <46873028.fMDQidcC6G@diego> In-Reply-To: <20221201090041.525op4sateq5wq4y@kamzik> References: <20221130234125.2722364-1-conor@kernel.org> <20221130234125.2722364-3-conor@kernel.org> <20221201090041.525op4sateq5wq4y@kamzik> MIME-Version: 1.0 Content-Transfer-Encoding: 7Bit Content-Type: text/plain; charset="us-ascii" X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,SPF_PASS, T_SPF_HELO_TEMPERROR autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Am Donnerstag, 1. Dezember 2022, 10:00:41 CET schrieb Andrew Jones: > On Wed, Nov 30, 2022 at 11:41:25PM +0000, Conor Dooley wrote: > > From: Conor Dooley > > > > Ordering between each and every list of extensions is wildly > > inconsistent. Per discussion on the lists pick the following policy: > > > > - The array defining order in /proc/cpuinfo follows a narrow > > interpretation of the ISA specifications, described in a comment > > immediately presiding it. > > > > - All other lists of extensions are sorted alphabetically. > > > > This will hopefully allow for easier review & future additions, and > > reduce conflicts between patchsets as the number of extensions grows. > > > > Link: https://lore.kernel.org/all/20221129144742.2935581-2-conor.dooley@microchip.com/ > > Suggested-by: Andrew Jones > > Signed-off-by: Conor Dooley > > --- > > I could not decide between adding an alphabetical comment to each > > alphabetical site or not. I did it anyway. Scream if you hate it! > > > > I also moved a static branch thingy in this version, but that should not > > matter, right? riightt? > > riiighttt. And it goes away with [1] anyway. > > [1] https://lore.kernel.org/all/20221006070818.3616-1-jszhang@kernel.org/ I'm not sure what became of that series since mid october, though noting that tightly coupling the patching to extensions alone might cause issues [2] which some of the "features" like fast-unaligned access, that are not directly bound to a isa-extension but to an implementation detail [2] https://lore.kernel.org/all/1991071.yIU609i1g2@phil/ > > > --- > > arch/riscv/include/asm/hwcap.h | 12 +++++++----- > > arch/riscv/kernel/cpu.c | 4 ++-- > > arch/riscv/kernel/cpufeature.c | 6 ++++-- > > 3 files changed, 13 insertions(+), 9 deletions(-) > > > > diff --git a/arch/riscv/include/asm/hwcap.h b/arch/riscv/include/asm/hwcap.h > > index b22525290073..ce522aad641a 100644 > > --- a/arch/riscv/include/asm/hwcap.h > > +++ b/arch/riscv/include/asm/hwcap.h > > @@ -51,14 +51,15 @@ extern unsigned long elf_hwcap; > > * RISCV_ISA_EXT_MAX. 0-25 range is reserved for single letter > > * extensions while all the multi-letter extensions should define the next > > * available logical extension id. > > + * Entries are sorted alphabetically. > > */ > > enum riscv_isa_ext_id { > > RISCV_ISA_EXT_SSCOFPMF = RISCV_ISA_EXT_BASE, > > + RISCV_ISA_EXT_SSTC, > > + RISCV_ISA_EXT_SVINVAL, > > RISCV_ISA_EXT_SVPBMT, > > RISCV_ISA_EXT_ZICBOM, > > RISCV_ISA_EXT_ZIHINTPAUSE, > > - RISCV_ISA_EXT_SSTC, > > - RISCV_ISA_EXT_SVINVAL, > > RISCV_ISA_EXT_ID_MAX = RISCV_ISA_EXT_MAX, > > }; > > Unrelated to this patch, but every time I look at this enum I want to post > the diff below, but I haven't bothered, because this enum also goes away > with [1]. > > @@ -59,8 +59,9 @@ enum riscv_isa_ext_id { > RISCV_ISA_EXT_ZIHINTPAUSE, > RISCV_ISA_EXT_SSTC, > RISCV_ISA_EXT_SVINVAL, > - RISCV_ISA_EXT_ID_MAX = RISCV_ISA_EXT_MAX, > + RISCV_ISA_EXT_ID_MAX > }; > +static_assert(RISCV_ISA_EXT_ID_MAX <= RISCV_ISA_EXT_MAX); that sounds like a very reasonable idea ... what's keeping you? :-) Heiko