Received: by 2002:a05:6358:f14:b0:e5:3b68:ec04 with SMTP id b20csp2797042rwj; Mon, 19 Dec 2022 08:57:37 -0800 (PST) X-Google-Smtp-Source: AMrXdXuVmqR0grGnu+9hqNCEmYIr06BC3UJ+sEWsrK8/vUEwkA1vfYXXynGg6oLNWr/DyEuU1K4I X-Received: by 2002:a05:6a20:a898:b0:a9:e225:6f7b with SMTP id ca24-20020a056a20a89800b000a9e2256f7bmr11926609pzb.0.1671469057736; Mon, 19 Dec 2022 08:57:37 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1671469057; cv=none; d=google.com; s=arc-20160816; b=r2C71bWp5lf8hO94rCrshmpiwukPrkWhscOvRgiANkZMpjVjQZsq3VmSwlgyzCbLR8 1/ZnLjo6Xjtb4FFYuoJ7q1yTiMuoHFoNClJKvPlPvuorBu8t/urgKxudAXVQP1ay7LsD j8i9z9HyipmwCs7E1pz9Wv1L17XI2R3fBMPTL5BTce5RLQosiiFy+irLUMDK7FJ01Uri NJA9DKwS5fMTrwU2zPGmU78wYB3Md43LO85f9UBG2Rx6PZB4r5OAwOjXVOwaiz9AVqnK oBDIOhiXTQDpNTDzVCpWt9gnz78pLkCyafbIUatX9FHkMdU9zncel/rNSFmOKP9JvWb3 aGIg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:subject:content-transfer-encoding:mime-version :references:in-reply-to:message-id:cc:to:from:date:dkim-signature; bh=yz2My1ZtMOzXmoRi2234/xeBrOI2A4PzXUb5qN8cY8I=; b=ThKp0I5GAyZmrHGyY7Jkfo8G0xIpCkfL184MfSinXmg1uc/Sw84s7v7O8lBLPESbxe 7NBmd9kHBcjMmQI+2muOtnC3dNN7MztbhQ2MPxg55LuFvhguhQnUWWVTeoT191DRPOLf jvTYKuHXrt4AA2nMuCi+TCW26NcTJXYB+QISKaRxG0T0jUNrHGuVF+2lcgfRUKkd5cQy +M/9QuSLxXFQpl4VIfDLS+CfFayhQ/XieHWjx5P5JdX6FRtWiGPCg3ABXgLNqje5Fxfi Mk2/Ae+Ax8ihXjWi81QXg+4mje2U8tr4f7Xr+NB4wn7NynNPsPRXzp6hPGN+72re4E07 PgRA== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@hugovil.com header.s=x header.b=RyxWc76g; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id h71-20020a63834a000000b0043a93738a14si11289009pge.167.2022.12.19.08.57.25; Mon, 19 Dec 2022 08:57:37 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=fail header.i=@hugovil.com header.s=x header.b=RyxWc76g; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232107AbiLSQ1c (ORCPT + 70 others); Mon, 19 Dec 2022 11:27:32 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:58228 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231689AbiLSQ1a (ORCPT ); Mon, 19 Dec 2022 11:27:30 -0500 Received: from mail.hugovil.com (mail.hugovil.com [162.243.120.170]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4EBEEB492; Mon, 19 Dec 2022 08:27:29 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=hugovil.com ; s=x; h=Subject:Content-Transfer-Encoding:Content-Type:Mime-Version: References:In-Reply-To:Message-Id:Cc:To:From:Date:Sender:Reply-To:Content-ID: Content-Description:Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc :Resent-Message-ID:List-Id:List-Help:List-Unsubscribe:List-Subscribe: List-Post:List-Owner:List-Archive; bh=yz2My1ZtMOzXmoRi2234/xeBrOI2A4PzXUb5qN8cY8I=; b=RyxWc76gKJW8eM5ZfpkXur2L6u CddUyI2zZSn0PK90LnFRLoHSZ2LZBvMvrd8GwBVVmj0RNHDzevXVcQbp4XgnBaunY5XLrExSMn+Ej AOC60fhacnVb2pkVcYJXmVbSJ5nvYLMRrwrnjKEpPwnRXOesBYlX0EKFoims1wj2iTOI=; Received: from modemcable168.174-80-70.mc.videotron.ca ([70.80.174.168]:48608 helo=pettiford) by mail.hugovil.com with esmtpa (Exim 4.92) (envelope-from ) id 1p7Iz6-0001Vy-06; Mon, 19 Dec 2022 11:27:24 -0500 Date: Mon, 19 Dec 2022 11:27:23 -0500 From: Hugo Villeneuve To: Bruno Thomsen Cc: a.zummo@towertech.it, alexandre.belloni@bootlin.com, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, linux-rtc@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Hugo Villeneuve Message-Id: <20221219112723.ad5caf2b2da9b02a54a9aecb@hugovil.com> In-Reply-To: References: <20221215150214.1109074-1-hugo@hugovil.com> <20221215150214.1109074-3-hugo@hugovil.com> X-Mailer: Sylpheed 3.7.0 (GTK+ 2.24.33; x86_64-pc-linux-gnu) Mime-Version: 1.0 Content-Type: text/plain; charset=US-ASCII Content-Transfer-Encoding: 7bit X-SA-Exim-Connect-IP: 70.80.174.168 X-SA-Exim-Mail-From: hugo@hugovil.com X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net X-Spam-Level: X-Spam-Status: No, score=-3.3 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,NICE_REPLY_A,SPF_HELO_PASS, SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 Subject: Re: [PATCH v3 02/14] rtc: pcf2127: adapt for time/date registers at any offset X-SA-Exim-Version: 4.2.1 (built Wed, 08 May 2019 21:11:16 +0000) X-SA-Exim-Scanned: Yes (on mail.hugovil.com) Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, 19 Dec 2022 10:34:08 +0100 Bruno Thomsen wrote: > Den tor. 15. dec. 2022 kl. 16.20 skrev Hugo Villeneuve : > > > > From: Hugo Villeneuve > > > > This will simplify the implementation of new variants into this driver. > > > > Some variants (PCF2131) have a 100th seconds register. This register is > > currently not supported in this driver. > > > > Signed-off-by: Hugo Villeneuve > > --- > > drivers/rtc/rtc-pcf2127.c | 68 ++++++++++++++++++++++----------------- > > 1 file changed, 39 insertions(+), 29 deletions(-) > > > > diff --git a/drivers/rtc/rtc-pcf2127.c b/drivers/rtc/rtc-pcf2127.c > > index b9a5d47a439f..fb0caacaabee 100644 > > --- a/drivers/rtc/rtc-pcf2127.c > > +++ b/drivers/rtc/rtc-pcf2127.c > > @@ -44,14 +44,17 @@ > > #define PCF2127_BIT_CTRL3_BF BIT(3) > > #define PCF2127_BIT_CTRL3_BTSE BIT(4) > > /* Time and date registers */ > > -#define PCF2127_REG_SC 0x03 > > +#define PCF2127_REG_TIME_DATE_BASE 0x03 > > +/* Time and date registers offsets (starting from base register) */ > > +#define PCF2127_OFFSET_TD_SC 0 > > +#define PCF2127_OFFSET_TD_MN 1 > > +#define PCF2127_OFFSET_TD_HR 2 > > +#define PCF2127_OFFSET_TD_DM 3 > > +#define PCF2127_OFFSET_TD_DW 4 > > +#define PCF2127_OFFSET_TD_MO 5 > > +#define PCF2127_OFFSET_TD_YR 6 > > +/* Time and date registers bits */ > > #define PCF2127_BIT_SC_OSF BIT(7) > > -#define PCF2127_REG_MN 0x04 > > -#define PCF2127_REG_HR 0x05 > > -#define PCF2127_REG_DM 0x06 > > -#define PCF2127_REG_DW 0x07 > > -#define PCF2127_REG_MO 0x08 > > -#define PCF2127_REG_YR 0x09 > > /* Alarm registers */ > > #define PCF2127_REG_ALARM_SC 0x0A > > #define PCF2127_REG_ALARM_MN 0x0B > > @@ -106,6 +109,7 @@ struct pcf21xx_config { > > int max_register; > > unsigned int has_nvmem:1; > > unsigned int has_bit_wd_ctl_cd0:1; > > + u8 regs_td_base; /* Time/data base registers. */ > > There is only one base register, so no need to add s. > I think td is an odd short, so maybe u8 reg_time_base. > > /Bruno Hi, it makes sense, I will fix it in V4. I will also fix the comment "Time/data" -> "Time/date". Hugo. > > }; > > > > struct pcf2127 { > > @@ -125,27 +129,31 @@ struct pcf2127 { > > static int pcf2127_rtc_read_time(struct device *dev, struct rtc_time *tm) > > { > > struct pcf2127 *pcf2127 = dev_get_drvdata(dev); > > - unsigned char buf[10]; > > + unsigned char buf[7]; > > + unsigned int ctrl3; > > int ret; > > > > /* > > * Avoid reading CTRL2 register as it causes WD_VAL register > > * value to reset to 0 which means watchdog is stopped. > > */ > > - ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_CTRL3, > > - (buf + PCF2127_REG_CTRL3), > > - ARRAY_SIZE(buf) - PCF2127_REG_CTRL3); > > - if (ret) { > > - dev_err(dev, "%s: read error\n", __func__); > > + ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL3, &ctrl3); > > + if (ret) > > return ret; > > - } > > > > - if (buf[PCF2127_REG_CTRL3] & PCF2127_BIT_CTRL3_BLF) > > + if (ctrl3 & PCF2127_BIT_CTRL3_BLF) > > dev_info(dev, > > "low voltage detected, check/replace RTC battery.\n"); > > > > + ret = regmap_bulk_read(pcf2127->regmap, pcf2127->cfg->regs_td_base, > > + buf, sizeof(buf)); > > + if (ret) { > > + dev_err(dev, "%s: read error\n", __func__); > > + return ret; > > + } > > + > > /* Clock integrity is not guaranteed when OSF flag is set. */ > > - if (buf[PCF2127_REG_SC] & PCF2127_BIT_SC_OSF) { > > + if (buf[PCF2127_OFFSET_TD_SC] & PCF2127_BIT_SC_OSF) { > > /* > > * no need clear the flag here, > > * it will be cleared once the new date is saved > > @@ -158,18 +166,18 @@ static int pcf2127_rtc_read_time(struct device *dev, struct rtc_time *tm) > > dev_dbg(dev, > > "%s: raw data is cr3=%02x, sec=%02x, min=%02x, hr=%02x, " > > "mday=%02x, wday=%02x, mon=%02x, year=%02x\n", > > - __func__, buf[PCF2127_REG_CTRL3], buf[PCF2127_REG_SC], > > - buf[PCF2127_REG_MN], buf[PCF2127_REG_HR], > > - buf[PCF2127_REG_DM], buf[PCF2127_REG_DW], > > - buf[PCF2127_REG_MO], buf[PCF2127_REG_YR]); > > - > > - tm->tm_sec = bcd2bin(buf[PCF2127_REG_SC] & 0x7F); > > - tm->tm_min = bcd2bin(buf[PCF2127_REG_MN] & 0x7F); > > - tm->tm_hour = bcd2bin(buf[PCF2127_REG_HR] & 0x3F); /* rtc hr 0-23 */ > > - tm->tm_mday = bcd2bin(buf[PCF2127_REG_DM] & 0x3F); > > - tm->tm_wday = buf[PCF2127_REG_DW] & 0x07; > > - tm->tm_mon = bcd2bin(buf[PCF2127_REG_MO] & 0x1F) - 1; /* rtc mn 1-12 */ > > - tm->tm_year = bcd2bin(buf[PCF2127_REG_YR]); > > + __func__, ctrl3, buf[PCF2127_OFFSET_TD_SC], > > + buf[PCF2127_OFFSET_TD_MN], buf[PCF2127_OFFSET_TD_HR], > > + buf[PCF2127_OFFSET_TD_DM], buf[PCF2127_OFFSET_TD_DW], > > + buf[PCF2127_OFFSET_TD_MO], buf[PCF2127_OFFSET_TD_YR]); > > + > > + tm->tm_sec = bcd2bin(buf[PCF2127_OFFSET_TD_SC] & 0x7F); > > + tm->tm_min = bcd2bin(buf[PCF2127_OFFSET_TD_MN] & 0x7F); > > + tm->tm_hour = bcd2bin(buf[PCF2127_OFFSET_TD_HR] & 0x3F); /* rtc hr 0-23 */ > > + tm->tm_mday = bcd2bin(buf[PCF2127_OFFSET_TD_DM] & 0x3F); > > + tm->tm_wday = buf[PCF2127_OFFSET_TD_DW] & 0x07; > > + tm->tm_mon = bcd2bin(buf[PCF2127_OFFSET_TD_MO] & 0x1F) - 1; /* rtc mn 1-12 */ > > + tm->tm_year = bcd2bin(buf[PCF2127_OFFSET_TD_YR]); > > tm->tm_year += 100; > > > > dev_dbg(dev, "%s: tm is secs=%d, mins=%d, hours=%d, " > > @@ -207,7 +215,7 @@ static int pcf2127_rtc_set_time(struct device *dev, struct rtc_time *tm) > > buf[i++] = bin2bcd(tm->tm_year - 100); > > > > /* write register's data */ > > - err = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_SC, buf, i); > > + err = regmap_bulk_write(pcf2127->regmap, pcf2127->cfg->regs_td_base, buf, i); > > if (err) { > > dev_err(dev, > > "%s: err=%d", __func__, err); > > @@ -650,11 +658,13 @@ static struct pcf21xx_config pcf21xx_cfg[] = { > > .max_register = 0x1d, > > .has_nvmem = 1, > > .has_bit_wd_ctl_cd0 = 1, > > + .regs_td_base = PCF2127_REG_TIME_DATE_BASE, > > }, > > [PCF2129] = { > > .max_register = 0x19, > > .has_nvmem = 0, > > .has_bit_wd_ctl_cd0 = 0, > > + .regs_td_base = PCF2127_REG_TIME_DATE_BASE, > > }, > > }; > > > > -- > > 2.30.2 > > > -- Hugo Villeneuve