Received: by 2002:a05:6358:f14:b0:e5:3b68:ec04 with SMTP id b20csp3675020rwj; Mon, 19 Dec 2022 23:45:57 -0800 (PST) X-Google-Smtp-Source: AA0mqf758NAM2KSlVNmujxscNREuJ1rANMSScRuYcO9R5p8ngiqa189MI82XA+9/849LaBPURojg X-Received: by 2002:a05:6a21:1645:b0:aa:7346:2d94 with SMTP id no5-20020a056a21164500b000aa73462d94mr36850850pzb.25.1671522357529; Mon, 19 Dec 2022 23:45:57 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1671522357; cv=none; d=google.com; s=arc-20160816; b=EnfruXfD0NVOT6t+SCU/V/EziDkht8TGG0eyKkSMzE3c6/KjHEdZlDoZJmMRsAJw06 tu3hJKXn7KvgVsUChXQ6z3+4yry3XqrIVlmUjINU7YXnCte5VdNWuf4t360rklzYR62l 7ToILZI1zZgXyH2NxzcI/q4f8rWesSVoA7SEc7m19FTfUr0dcWB4jsTHn3jDclfZiAk+ T522pngVINofDeEzLeOSpXa+AaVFOdm78hoKgaPpPPBpSt69HcY7YiaCaVlxFHzhPDFA oLedJvcraMI0aKBJzUyZJaN6unFBAaLa6siE4wpC4UUhfh6xHfFzZXeY9B6+1iwSNvAW c3yg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=JYJ4S+Kkh3sC+3B74n0P3zYk2xHbyw6FPlhMJ4yp/Us=; b=owMHm/ogLJ2vOf4lwn1FQuQ+LEgV6OhLTEzBVs6F32eSEb+oUdLTKQ26tdy6a4wB+R yRRsYRu9JfCQjMxfd74ZXwdzD8nzPoCsQAXLbr4gB2qQNnGr0HvmEMSurk/BbruKcDjd MgofJmcH9YmFMUhIJK3hYxuQ2UGz1DHZK3/DPjt1Sdsax2+oPkxZLRJ3a6PXQ4GdKn/W LW+CGgcIh+v+FldE/8tDBo4vA5wz2Cp+99Mi62zvbckSrPwzzzhkvSr2PZIOnged5PYI 5QVJqyIfsLBVsk0rDBm3s5FtJpa3GdobWocDn2mHblojw5pEG40D6VMz17r0+AcYg82G jNew== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=URr4+EbU; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id j19-20020a634a53000000b004789808c39bsi12652794pgl.554.2022.12.19.23.45.48; Mon, 19 Dec 2022 23:45:57 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=URr4+EbU; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233435AbiLTHCu (ORCPT + 70 others); Tue, 20 Dec 2022 02:02:50 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53306 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233179AbiLTHBf (ORCPT ); Tue, 20 Dec 2022 02:01:35 -0500 Received: from mga18.intel.com (mga18.intel.com [134.134.136.126]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 890901408A; Mon, 19 Dec 2022 23:01:34 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1671519694; x=1703055694; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=fxruyRHpnh5K7ebWUalaOrQmsWiBP+Qwng9F8EjMSTU=; b=URr4+EbUrG3DjgWQaCq8wFj7kmFglHGofo2Y3Galv6tjYdFEizPohHSJ 6/CC3fk4ejwdWeB7iBi9SBXqD7xEKjyKv7vK49YLoGBYsHcIcltlE/PkC TefE/xpMcliGVw/QeWWy2A9Ee42fdOwFRWjaBAtLm4xKPyTMblmQKvQ5x 8GKjsLRX5bC21AY6Z+FrUk59OMf/rkLoCrYvXDkhe8JUgKx+Tq1Eis1gI PyawqWLKTFHWdnV1zjLqIshu0jx1Vv0ZVW+PTk7gDmgnN0vT8+elqFbpg f4jPOiN/ixwlLx2E/4luzfxAFbzccYFKns7jWubpmILm8ZR9qP56dH7lo Q==; X-IronPort-AV: E=McAfee;i="6500,9779,10566"; a="302971992" X-IronPort-AV: E=Sophos;i="5.96,258,1665471600"; d="scan'208";a="302971992" Received: from orsmga007.jf.intel.com ([10.7.209.58]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 19 Dec 2022 23:01:12 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6500,9779,10566"; a="644326454" X-IronPort-AV: E=Sophos;i="5.96,258,1665471600"; d="scan'208";a="644326454" Received: from unknown (HELO fred..) ([172.25.112.68]) by orsmga007.jf.intel.com with ESMTP; 19 Dec 2022 23:01:12 -0800 From: Xin Li To: linux-kernel@vger.kernel.org, x86@kernel.org, kvm@vger.kernel.org Cc: tglx@linutronix.de, mingo@redhat.com, bp@alien8.de, dave.hansen@linux.intel.com, hpa@zytor.com, peterz@infradead.org, andrew.cooper3@citrix.com, seanjc@google.com, pbonzini@redhat.com, ravi.v.shankar@intel.com Subject: [RFC PATCH 11/32] x86/fred: if CONFIG_X86_FRED is disabled, disable FRED support Date: Mon, 19 Dec 2022 22:36:37 -0800 Message-Id: <20221220063658.19271-12-xin3.li@intel.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20221220063658.19271-1-xin3.li@intel.com> References: <20221220063658.19271-1-xin3.li@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_NONE, SPF_NONE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: "H. Peter Anvin (Intel)" Add CONFIG_X86_FRED to to make cpu_feature_enabled() work correctly with FRED. Originally-by: Megha Dey Signed-off-by: H. Peter Anvin (Intel) Signed-off-by: Xin Li --- arch/x86/include/asm/disabled-features.h | 8 +++++++- tools/arch/x86/include/asm/disabled-features.h | 8 +++++++- 2 files changed, 14 insertions(+), 2 deletions(-) diff --git a/arch/x86/include/asm/disabled-features.h b/arch/x86/include/asm/disabled-features.h index 33d2cd04d254..3a2d0ad63332 100644 --- a/arch/x86/include/asm/disabled-features.h +++ b/arch/x86/include/asm/disabled-features.h @@ -87,6 +87,12 @@ # define DISABLE_TDX_GUEST (1 << (X86_FEATURE_TDX_GUEST & 31)) #endif +#ifdef CONFIG_X86_FRED +# define DISABLE_FRED 0 +#else +# define DISABLE_FRED (1 << (X86_FEATURE_FRED & 31)) +#endif + /* * Make sure to add features to the correct mask */ @@ -102,7 +108,7 @@ #define DISABLED_MASK9 (DISABLE_SGX) #define DISABLED_MASK10 0 #define DISABLED_MASK11 (DISABLE_RETPOLINE|DISABLE_RETHUNK|DISABLE_UNRET) -#define DISABLED_MASK12 0 +#define DISABLED_MASK12 (DISABLE_FRED) #define DISABLED_MASK13 0 #define DISABLED_MASK14 0 #define DISABLED_MASK15 0 diff --git a/tools/arch/x86/include/asm/disabled-features.h b/tools/arch/x86/include/asm/disabled-features.h index 33d2cd04d254..3a2d0ad63332 100644 --- a/tools/arch/x86/include/asm/disabled-features.h +++ b/tools/arch/x86/include/asm/disabled-features.h @@ -87,6 +87,12 @@ # define DISABLE_TDX_GUEST (1 << (X86_FEATURE_TDX_GUEST & 31)) #endif +#ifdef CONFIG_X86_FRED +# define DISABLE_FRED 0 +#else +# define DISABLE_FRED (1 << (X86_FEATURE_FRED & 31)) +#endif + /* * Make sure to add features to the correct mask */ @@ -102,7 +108,7 @@ #define DISABLED_MASK9 (DISABLE_SGX) #define DISABLED_MASK10 0 #define DISABLED_MASK11 (DISABLE_RETPOLINE|DISABLE_RETHUNK|DISABLE_UNRET) -#define DISABLED_MASK12 0 +#define DISABLED_MASK12 (DISABLE_FRED) #define DISABLED_MASK13 0 #define DISABLED_MASK14 0 #define DISABLED_MASK15 0 -- 2.34.1