Received: by 2002:a05:6358:f14:b0:e5:3b68:ec04 with SMTP id b20csp537572rwj; Fri, 23 Dec 2022 05:04:44 -0800 (PST) X-Google-Smtp-Source: AMrXdXvNl8kZvXrjMz5aIfMNMLeyHu3PivMi3shn6ZCy6SL2jaz/IK0GOg/fY+F+x5nJ48Yg+xxf X-Received: by 2002:a62:1855:0:b0:577:213e:8cab with SMTP id 82-20020a621855000000b00577213e8cabmr10836162pfy.16.1671800684231; Fri, 23 Dec 2022 05:04:44 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1671800684; cv=none; d=google.com; s=arc-20160816; b=oG4/Juc7QGYJOpVnOLG1njqX4N9MJExVhkwLlK4PmFZ6nGevCI9Svg6SfG20oAlUi8 j2Hpp7Cm3Hykqq8Xk6lNASV/s0RG38AQki2wXUZRWtRGIBirWWCEqPYRpEgI4SBhZHUh mTwHplJphG3pz1/kGK7z9wyuUDNLNsJeFJdYkssLvj1zBGY0tTmO9Ew2W1VslnYHDdu6 1aPl5NXJoCw8ItuNlzKcAS7gFUPVjkvlkdHOBxr94B5GOs7UVdLncNkQDdqTkvJfCVvK +ORzgXTRrRt6deiHs3P/z/xBbsn4Rm3keXvjRqfRMmhQ0Z9rK8Kf+QnaHYLnI2s6LsAS xCqg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=Ddwl2eXurQm27aQuatUeFHpduWH+gP/YWJaFq+Y/k28=; b=T0+x9MyCYNOL+IDGcpmxyyskEg1Yy2eAPkg1xX6w+UXZTV0GlLmbqji46oAyDA04pn 2mMmyOCnk1lM7cUWBF2DGMRcD6pARVRZpbmjtt31UUtnekdx5wKiKCXxzix6DBgl3YWF rA5Wb+bElUiaxwg+hW1X0hTjHhWpu462aOPjQOVfzb0dKhQS2Fz9Q65MZKsZgfkqgQlS cQrbx7vpXuYPQp2rEpb2DS9iVcEfBCC10U2Z2K/uO76BPdJrtGnK4pw08IQrv8rzEYem FQIttzwKfVBxqFr9rIKCp6iDUMfBW7++WNEPDSSXaXEyySriVOydhOthcrJ1OdD5FhfT HGkA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b="kQltr/P0"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id d10-20020a056a00244a00b005698856bb2bsi3539722pfj.330.2022.12.23.05.04.35; Fri, 23 Dec 2022 05:04:44 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b="kQltr/P0"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234990AbiLWMxv (ORCPT + 65 others); Fri, 23 Dec 2022 07:53:51 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:57486 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229658AbiLWMxt (ORCPT ); Fri, 23 Dec 2022 07:53:49 -0500 Received: from mail-yb1-xb29.google.com (mail-yb1-xb29.google.com [IPv6:2607:f8b0:4864:20::b29]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2B0FDBE1D for ; Fri, 23 Dec 2022 04:53:47 -0800 (PST) Received: by mail-yb1-xb29.google.com with SMTP id 203so5175830yby.10 for ; Fri, 23 Dec 2022 04:53:47 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:from:to:cc:subject:date:message-id:reply-to; bh=Ddwl2eXurQm27aQuatUeFHpduWH+gP/YWJaFq+Y/k28=; b=kQltr/P0KxpXcfOlYI0CzgzhH/bAsWjzhykkDJJ+xgVS32fgPJfoMw2A0SCZtxc94o fF9RFLXeMNCQVOUUzcOtWgltNc9JswVzufQ/vV8llRhR5NrbtXnzgylmEY+mNv5OCKKX DwiEL4neDqZWWl2KvIyWuGxwPYzk31V/1RBHRud6OddWqqFYJvHR6tDwyNuBoLT6DQrC F0UKtbpNkwRtmTmWAnXmjQTpdacAyHsEJVssDI8KK2C8Z0MVgdKjEMAj3OPPoLNbiLKZ Hxk++a9sR+IhV+YUyQsnMzdij6Fjk/l8oX1HIoKbhjO3+56UxeJJXIszHv5cc7L/SjD8 8RMw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=Ddwl2eXurQm27aQuatUeFHpduWH+gP/YWJaFq+Y/k28=; b=jfMGmb4LTM5YYby+8W+TsfH1AFuc+evfNaaHueteyejhOI5KL8ZtA4F/SnpqUqJjrw cV8vxKaHOCegQXavuOa0pYqeg0Ya8yhBICv5fK2s4jXOL3inwB4sNB5LSfHOFHZnwC0n lZY42Bq9e9HAN31Nn/jghCE16qxh2A+jcnwERvbKCt6QT+9DosqFgOzavU1tmthdEO4D PpTHPjwZY+5NrZcpOv0IpuJHsgKrZuH1hmG3T5z0qGbmarpDlMk7SEXi5V23312QdR3U BCa0R6bps6TNbix/+Q5SdsRQPih5wW082YblTV3jppji2t7+fzf4RrjHxVyEOCfS10qy KVzA== X-Gm-Message-State: AFqh2kpPMVArEWApjVFmTbmGD/QDhmdp6X/P95t3PU7VugGlBVx2XPdy CZi0wegpJ+WpqXGCkLSHpugjT98lSUhDCGmhpwc= X-Received: by 2002:a25:d311:0:b0:6fa:40a8:5952 with SMTP id e17-20020a25d311000000b006fa40a85952mr981148ybf.594.1671800026317; Fri, 23 Dec 2022 04:53:46 -0800 (PST) MIME-Version: 1.0 References: <20221111075902.798571-1-guoren@kernel.org> In-Reply-To: <20221111075902.798571-1-guoren@kernel.org> From: "Lad, Prabhakar" Date: Fri, 23 Dec 2022 12:53:19 +0000 Message-ID: Subject: Re: [PATCH V3] riscv: asid: Fixup stale TLB entry cause application crash To: guoren@kernel.org Cc: anup@brainfault.org, paul.walmsley@sifive.com, palmer@dabbelt.com, conor.dooley@microchip.com, heiko@sntech.de, philipp.tomsich@vrull.eu, alex@ghiti.fr, hch@lst.de, ajones@ventanamicro.com, gary@garyguo.net, jszhang@kernel.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, Guo Ren , Anup Patel , Palmer Dabbelt Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM, RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Guo, Thank you for the patch. On Fri, Nov 11, 2022 at 8:00 AM wrote: > > From: Guo Ren > > After use_asid_allocator is enabled, the userspace application will > crash by stale TLB entries. Because only using cpumask_clear_cpu without > local_flush_tlb_all couldn't guarantee CPU's TLB entries were fresh. > Then set_mm_asid would cause the user space application to get a stale > value by stale TLB entry, but set_mm_noasid is okay. > > Here is the symptom of the bug: > unhandled signal 11 code 0x1 (coredump) > 0x0000003fd6d22524 <+4>: auipc s0,0x70 > 0x0000003fd6d22528 <+8>: ld s0,-148(s0) # 0x3fd6d92490 > => 0x0000003fd6d2252c <+12>: ld a5,0(s0) > (gdb) i r s0 > s0 0x8082ed1cc3198b21 0x8082ed1cc3198b21 > (gdb) x /2x 0x3fd6d92490 > 0x3fd6d92490: 0xd80ac8a8 0x0000003f > The core dump file shows that register s0 is wrong, but the value in > memory is correct. Because 'ld s0, -148(s0)' used a stale mapping entry > in TLB and got a wrong result from an incorrect physical address. > > When the task ran on CPU0, which loaded/speculative-loaded the value of > address(0x3fd6d92490), then the first version of the mapping entry was > PTWed into CPU0's TLB. > When the task switched from CPU0 to CPU1 (No local_tlb_flush_all here by > asid), it happened to write a value on the address (0x3fd6d92490). It > caused do_page_fault -> wp_page_copy -> ptep_clear_flush -> > ptep_get_and_clear & flush_tlb_page. > The flush_tlb_page used mm_cpumask(mm) to determine which CPUs need TLB > flush, but CPU0 had cleared the CPU0's mm_cpumask in the previous > switch_mm. So we only flushed the CPU1 TLB and set the second version > mapping of the PTE. When the task switched from CPU1 to CPU0 again, CPU0 > still used a stale TLB mapping entry which contained a wrong target > physical address. It raised a bug when the task happened to read that > value. > > CPU0 CPU1 > - switch 'task' in > - read addr (Fill stale mapping > entry into TLB) > - switch 'task' out (no tlb_flush) > - switch 'task' in (no tlb_flush) > - write addr cause pagefault > do_page_fault() (change to > new addr mapping) > wp_page_copy() > ptep_clear_flush() > ptep_get_and_clear() > & flush_tlb_page() > write new value into addr > - switch 'task' out (no tlb_flush) > - switch 'task' in (no tlb_flush) > - read addr again (Use stale > mapping entry in TLB) > get wrong value from old phyical > addr, BUG! > > The solution is to keep all CPUs' footmarks of cpumask(mm) in switch_mm, > which could guarantee to invalidate all stale TLB entries during TLB > flush. > > Fixes: 65d4b9c53017 ("RISC-V: Implement ASID allocator") > Signed-off-by: Guo Ren > Signed-off-by: Guo Ren > Cc: Anup Patel > Cc: Palmer Dabbelt > --- > Changes in v3: > - Move set/clear cpumask(mm) into set_mm (Make code more pretty > with Andrew's advice) > - Optimize comment description > > Changes in v2: > - Fixup nommu compile problem (Thx Conor, Also Reported-by: kernel > test robot ) > - Keep cpumask_clear_cpu for noasid > --- > arch/riscv/mm/context.c | 30 ++++++++++++++++++++---------- > 1 file changed, 20 insertions(+), 10 deletions(-) > As reported on the patch [0] I was seeing consistent failures on the RZ/Five SoC while running bonnie++ utility. After applying this patch on top of Palmer's for-next branch (eb67d239f3aa) I am no longer seeing this issue. Tested-by: Lad Prabhakar [0] https://patchwork.kernel.org/project/linux-riscv/patch/20220829205219.283543-1-geomatsi@gmail.com/ Cheers, Prabhakar > diff --git a/arch/riscv/mm/context.c b/arch/riscv/mm/context.c > index 7acbfbd14557..0f784e3d307b 100644 > --- a/arch/riscv/mm/context.c > +++ b/arch/riscv/mm/context.c > @@ -205,12 +205,24 @@ static void set_mm_noasid(struct mm_struct *mm) > local_flush_tlb_all(); > } > > -static inline void set_mm(struct mm_struct *mm, unsigned int cpu) > +static inline void set_mm(struct mm_struct *prev, > + struct mm_struct *next, unsigned int cpu) > { > - if (static_branch_unlikely(&use_asid_allocator)) > - set_mm_asid(mm, cpu); > - else > - set_mm_noasid(mm); > + /* > + * The mm_cpumask indicates which harts' TLBs contain the virtual > + * address mapping of the mm. Compared to noasid, using asid > + * can't guarantee that stale TLB entries are invalidated because > + * the asid mechanism wouldn't flush TLB for every switch_mm for > + * performance. So when using asid, keep all CPUs footmarks in > + * cpumask() until mm reset. > + */ > + cpumask_set_cpu(cpu, mm_cpumask(next)); > + if (static_branch_unlikely(&use_asid_allocator)) { > + set_mm_asid(next, cpu); > + } else { > + cpumask_clear_cpu(cpu, mm_cpumask(prev)); > + set_mm_noasid(next); > + } > } > > static int __init asids_init(void) > @@ -264,7 +276,8 @@ static int __init asids_init(void) > } > early_initcall(asids_init); > #else > -static inline void set_mm(struct mm_struct *mm, unsigned int cpu) > +static inline void set_mm(struct mm_struct *prev, > + struct mm_struct *next, unsigned int cpu) > { > /* Nothing to do here when there is no MMU */ > } > @@ -317,10 +330,7 @@ void switch_mm(struct mm_struct *prev, struct mm_struct *next, > */ > cpu = smp_processor_id(); > > - cpumask_clear_cpu(cpu, mm_cpumask(prev)); > - cpumask_set_cpu(cpu, mm_cpumask(next)); > - > - set_mm(next, cpu); > + set_mm(prev, next, cpu); > > flush_icache_deferred(next, cpu); > } > -- > 2.36.1 > > > _______________________________________________ > linux-riscv mailing list > linux-riscv@lists.infradead.org > http://lists.infradead.org/mailman/listinfo/linux-riscv