Received: by 2002:a05:6358:16cc:b0:ea:6187:17c9 with SMTP id r12csp2638986rwl; Mon, 26 Dec 2022 19:22:38 -0800 (PST) X-Google-Smtp-Source: AMrXdXvqAAqlftsYs34HAvF+R/FcRtiRGix+yeTCFwFiuzrZItTRmyoSg6ExzDHvg7ilA3ZHKkMa X-Received: by 2002:a17:907:80ca:b0:7c1:20ff:c044 with SMTP id io10-20020a17090780ca00b007c120ffc044mr18197589ejc.27.1672111358563; Mon, 26 Dec 2022 19:22:38 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1672111358; cv=none; d=google.com; s=arc-20160816; b=yx85gKg1lA1s32+qOdI5up0+1Rt+soWa0BHg2m1jYj3mWRM2INHWkELPh9MWwqikIX w8DIJvGNStyJICKCajeUBKMdv4QFvXyBDxtZiASbbuXS5jlxuxqznGNVgZMGP/YO46/k kKSw+LpU29qTi8QUEjlPKR7lCWITomR1V02SZQ9l6/W0wFANyg+aCNfg/wRVwr6o0coL q2f+INPKN7hKMgGDEiq1W7srKdqElu7i8SSEqIJK6d1tDi9dpzdB7oKNy/TWv5p0CCP9 gTjqLpfzuZ93a1ou0qCVEGWqqCFGq5zEyRnsQ/i+/LJsNjx9CgHMBLss5ZQyxPVWGy7J Q/Cw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=+e8B1qGhSypfHkHS/dayIo7FJVoGy1Mn4YDYJhVhukc=; b=Zq/ROIrDTv/5K2YsAp09zLG6lLKTxzQoOGmoId72e+XcxWE3Di+xQZaEq3ykZ4x6ha yYnr9tBLq9oXOWm2nWrl8u34rVTApP8rHkaLPP8XVN7+sWiAT1/8fBjtkqxj0UVyNzvn SScxfJWvlQ8xhz0NQz8VkWIh4IPbQ36MgXeiQjuyC8xBZGXbl63PwUpG95ovXnAy0WqA U9y4NsN2bAwOFOZBdSbJM+Ulv0St7bmygSq62RdM29uk2qg/gWCv+oqQQqYZNzG2mC1q 0AHhE/wlGqd05LIjkLl9ok0P5X07gjab3FNy3LzzVG9TbkW2VsfCQFclVftMtlf5JIPq /iiw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b="jcGiP/FA"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id z43-20020a509e2e000000b00468514cea79si10074159ede.204.2022.12.26.19.22.23; Mon, 26 Dec 2022 19:22:38 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b="jcGiP/FA"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229877AbiL0DIy (ORCPT + 66 others); Mon, 26 Dec 2022 22:08:54 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:38188 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229723AbiL0DIs (ORCPT ); Mon, 26 Dec 2022 22:08:48 -0500 Received: from mga09.intel.com (mga09.intel.com [134.134.136.24]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D5C5AEA5 for ; Mon, 26 Dec 2022 19:08:47 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1672110527; x=1703646527; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=KrwatNXBHmOV083eFx1LnqNZgGE3IkeAeiegROk1x90=; b=jcGiP/FA01mpAiIvfG864L6B4/ZaNDzoR9dNjKLBpqROFiKFlOaCysU3 rj+5WCn97pTrnBjvgutd4BTlSaXeBPAo0j6QWwgguXJzD3kDOE1I2p/Yb EehyUFux8pakEYOWU25jUJzwrQ/RZzf98Vy32CYaS6HjIgtVFfLcYSW/N nUNmy0IalOvexpuOkYme1wTrGIYf/myslZlJobSGWHXkkO220Tvu9A5tT gF3qfysbjACbzEw1S5YwrwYGnM8c6rBKSfDXIgvyK2Dm5/A5DIs9X4R8e oEz4YVoZb2VXmXNumVzAtMg+nsLXm69CbZsttwTK35EaUHGVurKz9Khd1 A==; X-IronPort-AV: E=McAfee;i="6500,9779,10572"; a="321869763" X-IronPort-AV: E=Sophos;i="5.96,277,1665471600"; d="scan'208";a="321869763" Received: from orsmga002.jf.intel.com ([10.7.209.21]) by orsmga102.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 26 Dec 2022 19:08:47 -0800 X-IronPort-AV: E=McAfee;i="6500,9779,10572"; a="652917524" X-IronPort-AV: E=Sophos;i="5.96,277,1665471600"; d="scan'208";a="652917524" Received: from ppogotov-mobl.ger.corp.intel.com (HELO box.shutemov.name) ([10.252.62.152]) by orsmga002-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 26 Dec 2022 19:08:39 -0800 Received: by box.shutemov.name (Postfix, from userid 1000) id 7C728109CB8; Tue, 27 Dec 2022 06:08:36 +0300 (+03) From: "Kirill A. Shutemov" To: Dave Hansen , Andy Lutomirski , Peter Zijlstra Cc: x86@kernel.org, Kostya Serebryany , Andrey Ryabinin , Andrey Konovalov , Alexander Potapenko , Taras Madan , Dmitry Vyukov , "H . J . Lu" , Andi Kleen , Rick Edgecombe , Bharata B Rao , Jacob Pan , Ashok Raj , Linus Torvalds , linux-mm@kvack.org, linux-kernel@vger.kernel.org, "Kirill A. Shutemov" Subject: [PATCHv13 00/16] Linear Address Masking enabling Date: Tue, 27 Dec 2022 06:08:13 +0300 Message-Id: <20221227030829.12508-1-kirill.shutemov@linux.intel.com> X-Mailer: git-send-email 2.38.2 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-4.3 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, RCVD_IN_MSPIKE_H3,RCVD_IN_MSPIKE_WL,SPF_HELO_NONE,SPF_NONE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Linear Address Masking[1] (LAM) modifies the checking that is applied to 64-bit linear addresses, allowing software to use of the untranslated address bits for metadata. The capability can be used for efficient address sanitizers (ASAN) implementation and for optimizations in JITs and virtual machines. The patchset brings support for LAM for userspace addresses. Only LAM_U57 at this time. Please review and consider applying. git://git.kernel.org/pub/scm/linux/kernel/git/kas/linux.git lam v13: - Fix race between untagged_addr() and LAM enabling: + Do not allow to enable LAM after the process spawned the second thread; + untagged_addr() untags the address according to rules of the current process; + untagged_addr_remote() can be used for untagging addresses for foreign process. It requires mmap lock for the target process to be taken; v12: - Rebased onto tip/x86/mm; - Drop VM_WARN_ON() that may produce false-positive on race between context switch and LAM enabling; - Adjust comments explain possible race; - User READ_ONCE() in mm_lam_cr3_mask(); - Do not assume &init_mm == mm in initialize_tlbstate_and_flush(); - Ack by Andy; v11: - Move untag_mask to /proc/$PID/status; - s/SVM/SVA/g; - static inline arch_pgtable_dma_compat() instead of macros; - Replace pasid_valid() with mm_valid_pasid(); - Acks from Ashok and Jacob (forgot to apply from v9); v10: - Rebased to v6.1-rc1; - Add selftest for SVM vs LAM; v9: - Fix race between LAM enabling and check that KVM memslot address doesn't have any tags; - Reduce untagged_addr() overhead until the first LAM user; - Clarify SVM vs. LAM semantics; - Use mmap_lock to serialize LAM enabling; v8: - Drop redundant smb_mb() in prctl_enable_tagged_addr(); - Cleanup code around build_cr3(); - Fix commit messages; - Selftests updates; - Acked/Reviewed/Tested-bys from Alexander and Peter; v7: - Drop redundant smb_mb() in prctl_enable_tagged_addr(); - Cleanup code around build_cr3(); - Fix commit message; - Fix indentation; v6: - Rebased onto v6.0-rc1 - LAM_U48 excluded from the patchet. Still available in the git tree; - add ARCH_GET_MAX_TAG_BITS; - Fix build without CONFIG_DEBUG_VM; - Update comments; - Reviewed/Tested-by from Alexander; v5: - Do not use switch_mm() in enable_lam_func() - Use mb()/READ_ONCE() pair on LAM enabling; - Add self-test by Weihong Zhang; - Add comments; v4: - Fix untagged_addr() for LAM_U48; - Remove no-threads restriction on LAM enabling; - Fix mm_struct access from /proc/$PID/arch_status - Fix LAM handling in initialize_tlbstate_and_flush() - Pack tlb_state better; - Comments and commit messages; v3: - Rebased onto v5.19-rc1 - Per-process enabling; - API overhaul (again); - Avoid branches and costly computations in the fast path; - LAM_U48 is in optional patch. v2: - Rebased onto v5.18-rc1 - New arch_prctl(2)-based API - Expose status of LAM (or other thread features) in /proc/$PID/arch_status [1] ISE, Chapter 10. https://cdrdv2.intel.com/v1/dl/getContent/671368 Kirill A. Shutemov (11): x86: Allow atomic MM_CONTEXT flags setting x86: CPUID and CR3/CR4 flags for Linear Address Masking x86/mm: Handle LAM on context switch mm: Introduce untagged_addr_remote() x86/uaccess: Provide untagged_addr() and remove tags before address check x86/mm: Provide arch_prctl() interface for LAM x86/mm: Reduce untagged_addr() overhead until the first LAM user mm: Expose untagging mask in /proc/$PID/status iommu/sva: Replace pasid_valid() helper with mm_valid_pasid() x86/mm/iommu/sva: Make LAM and SVA mutually exclusive selftests/x86/lam: Add test cases for LAM vs thread creation Weihong Zhang (5): selftests/x86/lam: Add malloc and tag-bits test cases for linear-address masking selftests/x86/lam: Add mmap and SYSCALL test cases for linear-address masking selftests/x86/lam: Add io_uring test cases for linear-address masking selftests/x86/lam: Add inherit test cases for linear-address masking selftests/x86/lam: Add ARCH_FORCE_TAGGED_SVA test cases for linear-address masking arch/arm64/include/asm/mmu_context.h | 6 + arch/sparc/include/asm/mmu_context_64.h | 6 + arch/sparc/include/asm/uaccess_64.h | 2 + arch/x86/entry/vsyscall/vsyscall_64.c | 2 +- arch/x86/include/asm/cpufeatures.h | 1 + arch/x86/include/asm/mmu.h | 16 +- arch/x86/include/asm/mmu_context.h | 49 +- arch/x86/include/asm/processor-flags.h | 2 + arch/x86/include/asm/tlbflush.h | 34 + arch/x86/include/asm/uaccess.h | 52 +- arch/x86/include/uapi/asm/prctl.h | 5 + arch/x86/include/uapi/asm/processor-flags.h | 6 + arch/x86/kernel/process.c | 6 + arch/x86/kernel/process_64.c | 59 +- arch/x86/kernel/traps.c | 6 +- arch/x86/mm/tlb.c | 53 +- drivers/iommu/iommu-sva.c | 8 +- drivers/vfio/vfio_iommu_type1.c | 2 +- fs/proc/array.c | 6 + fs/proc/task_mmu.c | 2 +- include/linux/ioasid.h | 9 - include/linux/mm.h | 11 - include/linux/mmu_context.h | 14 + include/linux/sched/mm.h | 8 +- include/linux/uaccess.h | 22 + mm/debug.c | 1 + mm/gup.c | 4 +- mm/madvise.c | 5 +- mm/migrate.c | 2 +- tools/testing/selftests/x86/Makefile | 2 +- tools/testing/selftests/x86/lam.c | 1241 +++++++++++++++++++ 31 files changed, 1580 insertions(+), 62 deletions(-) create mode 100644 tools/testing/selftests/x86/lam.c -- 2.38.2