Received: by 2002:a05:6358:16cc:b0:ea:6187:17c9 with SMTP id r12csp3625359rwl; Tue, 27 Dec 2022 12:10:32 -0800 (PST) X-Google-Smtp-Source: AMrXdXvmcozjFiGuSXGTSnWnyieIhdU1lqoE/0ZpNLorh0Y+/agelgjoWXr46JvOnAl9AthOZwXs X-Received: by 2002:a05:6402:904:b0:47d:92ab:5a85 with SMTP id g4-20020a056402090400b0047d92ab5a85mr18776496edz.36.1672171831998; Tue, 27 Dec 2022 12:10:31 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1672171831; cv=none; d=google.com; s=arc-20160816; b=LSzw65KWHei5tkjaC0rA1sC5SCrCE24/fWYa5kKTLohYxCpq1XDzqf0gYrtfq92e9/ aWgdE19uuw7wDO63hvCHnK34IzUemCIBpsT5YU9izFuNg7rW4jBaQu9t/DhKgDJK5Bo/ e0N6ccR8ERneX97k3oucTmwJ2vMnw2ACe5rDLP3DOgqQTgZWVPH1JQm/bZCo1wLhoAgH cYhvH4n8RKw4CMiNVQZcJftVHQ/XuhHoRLZp/f+lYBqsLeoAFl5Q7WEszjZ6BQ//Gbk6 acx26Yy91j+0/CdXBG+TqYYvcJBQe6LkzM7ymPI6OsHoIMw0CA+JZrakEuqKnv+Npjve oF+w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=7JDd6h2womWRLljk6LKszVjxQ7XJ+k6yx8uoewmaW1A=; b=f/bFjTZlyiJRa3gH8oBLh6lA9yvW7Rp1/t1kwLWTq0oF7S9dazTLEutofDx/0iZ3U/ 0VseLYMyUQBE78ufhxRlKGIuWG/B9PdzctNaDBDNt9SUj7k9oiYF2fVrktqYFW+iNDES jiCywjk0/r9RSvaK/LbPXMjP358ReigrqQzfXePSN59V49k7zw0XmMuvHO0VEda30KGZ aa9DiMFDHEhZl4AyqwYD7mASqH93lLgyG4zydc+IEl52X4VonyQzHg6ZV37GpunH5k+R /RUgKxBV/z3cjBuIUoJVdDB8LSF6l4/HXr2KXTPaBXCXuaCImT63uEGP0ze8fumuXY3w 3w6w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=VioLqAkR; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id e6-20020a056402190600b0048477a5116csi7415391edz.571.2022.12.27.12.10.14; Tue, 27 Dec 2022 12:10:31 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=VioLqAkR; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229915AbiL0Tll (ORCPT + 67 others); Tue, 27 Dec 2022 14:41:41 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53324 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229453AbiL0Tli (ORCPT ); Tue, 27 Dec 2022 14:41:38 -0500 Received: from ams.source.kernel.org (ams.source.kernel.org [145.40.68.75]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2A2CE311; Tue, 27 Dec 2022 11:41:37 -0800 (PST) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id CDC82B811F8; Tue, 27 Dec 2022 19:41:35 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id B13B0C433D2; Tue, 27 Dec 2022 19:41:31 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1672170094; bh=nn86BOOIZzSv23IspbgQb879ci4skSD90rpvCuqxtCY=; h=From:To:Cc:Subject:Date:From; b=VioLqAkRigteg4mBfoZbRiGWqkuFvZmrps+YVZOGTqKf1SypoQjp5JuU2yBic25Xq soMvy8CPX966YLPHrxnmFOFTuXCN2RxzSBStFF2U2tv+OtyshC2+b2zaPT467UqLl5 Fna140+mqcTJE/DOhkFHRvTXiJsXu9EC0JWbxq4QgNxZfnY5vNQah8YInmaI+/HRRW 7csQ2F4jyl9W17pJPbx2nKs2OgkCWbykn4AAPpE9CJIzkJkk/QtiAtvnqC9fw0CQv6 j0vX0qJzVhPehN0w5WnNzqtoZnvEZFFZxD7RDf3mLVvCmIrcZ773OMckrVInfxDSMq gzEr79wCQu9CQ== From: Conor Dooley To: conor@kernel.org, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, palmer@dabbelt.com, atishp@rivosinc.com Cc: Conor Dooley , devicetree@vger.kernel.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, apatel@ventanamicro.com, will@kernel.org, mark.rutland@arm.com, opensbi@lists.infradead.org Subject: [PATCH v2] dt-bindings: riscv: add SBI PMU event mappings Date: Tue, 27 Dec 2022 19:40:57 +0000 Message-Id: <20221227194056.3891216-1-conor@kernel.org> X-Mailer: git-send-email 2.38.1 MIME-Version: 1.0 X-Developer-Signature: v=1; a=openpgp-sha256; l=9001; i=conor.dooley@microchip.com; h=from:subject; bh=p8yiPzEWfTUof/0XIVIJrRZCAatY1pNjzNr+vLKWxBE=; b=owGbwMvMwCFWscWwfUFT0iXG02pJDMmrvdyP7Jbf+pnvR+mlHNHQWqakq8seNPxfvk/89PHE9kms G2xtO0pZGMQ4GGTFFFkSb/e1SK3/47LDuectzBxWJpAhDFycAjARjyWMDDeKufke70rXdb3++2ifyz 7dDLFpBg2tQStmfFXVOuJifZThf8SC2Sql4etWFrkUij4P86mp8juQEMOht2FngcW/yxqp7AA= X-Developer-Key: i=conor.dooley@microchip.com; a=openpgp; fpr=F9ECA03CF54F12CD01F1655722E2C55B37CF380C Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Conor Dooley The SBI PMU extension requires a firmware to be aware of the event to counter/mhpmevent mappings supported by the hardware. OpenSBI may use DeviceTree to describe the PMU mappings. This binding is currently described in markdown in OpenSBI (since v1.0 in Dec 2021) & used by QEMU since v7.2.0. Import the binding for use while validating dtb dumps from QEMU and upcoming hardware (eg JH7110 SoC) that will make use of the event mapping. Link: https://github.com/riscv-software-src/opensbi/blob/master/docs/pmu_support.md Link: https://github.com/riscv-non-isa/riscv-sbi-doc/blob/master/riscv-sbi.adoc # Performance Monitoring Unit Extension Co-developed-by: Atish Patra Signed-off-by: Atish Patra Signed-off-by: Conor Dooley --- Changes in v2: - use the schema mechanism for dependancies between properties - +CC perf maintainers... - move the matrix element descriptions into regular item descriptions rather than doing so freeform in the property description - drop some description text that no longer applies since changes were made to the SBI spec - drop mention of the "generic platform" which is OpenSBI specific - drop the min/max items from the matrices, they don't appear to be needed? --- .../devicetree/bindings/perf/riscv,pmu.yaml | 154 ++++++++++++++++++ 1 file changed, 154 insertions(+) create mode 100644 Documentation/devicetree/bindings/perf/riscv,pmu.yaml diff --git a/Documentation/devicetree/bindings/perf/riscv,pmu.yaml b/Documentation/devicetree/bindings/perf/riscv,pmu.yaml new file mode 100644 index 000000000000..b50b69ed4599 --- /dev/null +++ b/Documentation/devicetree/bindings/perf/riscv,pmu.yaml @@ -0,0 +1,154 @@ +# SPDX-License-Identifier: BSD-2-Clause +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/perf/riscv,pmu.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: RISC-V SBI PMU events + +maintainers: + - Atish Patra + +description: | + SBI PMU extension supports allow supervisor software to configure, start & + stop any performance counter at anytime. Thus, a user can leverage full + capability of performance analysis tools such as perf if the SBI PMU + extension is enabled. The OpenSBI implementation makes the following + assumptions about the hardware platform: + + The platform must provide information about PMU event to counter mapping + via device tree or platform specific hooks. Otherwise, the SBI PMU + extension will not be enabled. + + The platforms should provide information about the PMU event selector + values that should be encoded in the expected value of MHPMEVENTx while + configuring MHPMCOUNTERx for that specific event. This can be done via a + device tree or platform specific hooks. The exact value to be written to + the MHPMEVENTx is completely dependent on the platform. + + For information on the SBI spec see: + https://github.com/riscv-non-isa/riscv-sbi-doc/blob/master/riscv-sbi.adoc + +properties: + compatible: + const: riscv,pmu + + riscv,event-to-mhpmevent: + $ref: /schemas/types.yaml#/definitions/uint32-matrix + description: + Represents an ONE-to-ONE mapping between a PMU event and the event + selector value that platform expects to be written to the MHPMEVENTx CSR + for that event. + The mapping is encoded in an matrix format where each element represents + an event. + This property shouldn't encode any raw hardware event. + items: + - description: event idx + - description: upper 32 bits of the event selector value for MHPMEVENTx + - description: lower 32 bits of the event selector value for MHPMEVENTx + + riscv,event-to-mhpmcounters: + $ref: /schemas/types.yaml#/definitions/uint32-matrix + description: + Represents a MANY-to-MANY mapping between a range of events and all the + MHPMCOUNTERx in a bitmap format that can be used to monitor these range + of events. The information is encoded in an matrix format where each + element represents a certain range of events and corresponding counters. + This property shouldn't encode any raw event. + items: + - description: upper 32 bits of the pmu event id + - description: lower 32 bits of the pmu event id + - description: bitmap of MHPMCOUNTERx for this event + + riscv,raw-event-to-mhpmcounters: + $ref: /schemas/types.yaml#/definitions/uint32-matrix + description: + Represents an ONE-to-MANY or MANY-to-MANY mapping between the rawevent(s) + and all the MHPMCOUNTERx in a bitmap format that can be used to monitor + that raw event. + The encoding of the raw events are platform specific. The information is + encoded in a matrix format where each element represents the specific raw + event(s). + If a platform directly encodes each raw PMU event as a unique ID, the + value of variant must be 0xffffffff_ffffffff. + items: + - description: + upper 32 invariant bits for the range of events + - description: + lower 32 invariant bits for the range of events + - description: + upper 32 bits of the variant bit mask for the range of events + - description: + lower 32 bits of the variant bit mask for the range of events + - description: + bitmap of all MHPMCOUNTERx that can monitor the range of events + +dependencies: + "riscv,event-to-mhpmevent": [ "riscv,event-to-mhpmcounters" ] + "riscv,event-to-mhpmcounters": [ "riscv,event-to-mhpmevent" ] + +required: + - compatible + +additionalProperties: false + +examples: + - | + pmu { + compatible = "riscv,pmu"; + riscv,event-to-mhpmevent = <0x0000B 0x0000 0x0001>; + riscv,event-to-mhpmcounters = <0x00001 0x00001 0x00000001>, + <0x00002 0x00002 0x00000004>, + <0x00003 0x0000A 0x00000ff8>, + <0x10000 0x10033 0x000ff000>; + riscv,raw-event-to-mhpmcounters = + /* For event ID 0x0002 */ + <0x0000 0x0002 0xffffffff 0xffffffff 0x00000f8>, + /* For event ID 0-4 */ + <0x0 0x0 0xffffffff 0xfffffff0 0x00000ff0>, + /* For event ID 0xffffffff0000000f - 0xffffffff000000ff */ + <0xffffffff 0x0 0xffffffff 0xffffff0f 0x00000ff0>; + }; + + - | + /* + * For HiFive Unmatched board the encodings can be found here + * https://sifive.cdn.prismic.io/sifive/1a82e600-1f93-4f41-b2d8-86ed8b16acba_fu740-c000-manual-v1p6.pdf + * This example also binds standard SBI PMU hardware id's to U74 PMU event + * codes, U74 uses a bitfield for events encoding, so several U74 events + * can be bound to single perf id. + * See SBI PMU hardware id's in OpenSBI's include/sbi/sbi_ecall_interface.h + */ + pmu { + compatible = "riscv,pmu"; + riscv,event-to-mhpmevent = + /* SBI_PMU_HW_CACHE_REFERENCES -> Instruction or Data cache/ITIM busy */ + <0x00003 0x00000000 0x1801>, + /* SBI_PMU_HW_CACHE_MISSES -> Instruction or Data cache miss or MMIO access */ + <0x00004 0x00000000 0x0302>, + /* SBI_PMU_HW_BRANCH_INSTRUCTIONS -> Conditional branch retired */ + <0x00005 0x00000000 0x4000>, + /* SBI_PMU_HW_BRANCH_MISSES -> Branch or jump misprediction */ + <0x00006 0x00000000 0x6001>, + /* L1D_READ_MISS -> Data cache miss or MMIO access */ + <0x10001 0x00000000 0x0202>, + /* L1D_WRITE_ACCESS -> Data cache write-back */ + <0x10002 0x00000000 0x0402>, + /* L1I_READ_ACCESS -> Instruction cache miss */ + <0x10009 0x00000000 0x0102>, + /* LL_READ_MISS -> UTLB miss */ + <0x10011 0x00000000 0x2002>, + /* DTLB_READ_MISS -> Data TLB miss */ + <0x10019 0x00000000 0x1002>, + /* ITLB_READ_MISS-> Instruction TLB miss */ + <0x10021 0x00000000 0x0802>; + riscv,event-to-mhpmcounters = <0x00003 0x00006 0x18>, + <0x10001 0x10002 0x18>, + <0x10009 0x10009 0x18>, + <0x10011 0x10011 0x18>, + <0x10019 0x10019 0x18>, + <0x10021 0x10021 0x18>; + riscv,raw-event-to-mhpmcounters = <0x0 0x0 0xffffffff 0xfc0000ff 0x18>, + <0x0 0x1 0xffffffff 0xfff800ff 0x18>, + <0x0 0x2 0xffffffff 0xffffe0ff 0x18>; + }; -- 2.38.1