Received: by 2002:a05:6358:16cc:b0:ea:6187:17c9 with SMTP id r12csp4941428rwl; Wed, 28 Dec 2022 10:53:08 -0800 (PST) X-Google-Smtp-Source: AMrXdXsJrExWVOmkDSRsmQpOHfriIByQnGJvWDMw2hCiIbFF9T7rVll2ABobGxyo+XD2w92BVbqy X-Received: by 2002:a17:90a:c90d:b0:225:d280:5e12 with SMTP id v13-20020a17090ac90d00b00225d2805e12mr21629023pjt.43.1672253588568; Wed, 28 Dec 2022 10:53:08 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1672253588; cv=none; d=google.com; s=arc-20160816; b=RBSLzVCCHMa8XXiY73gEA6nGyF2quPlL+PvnnCA/bbU/uQukCz7+I+/UJyWg0xsP5v 8tQEIAPlDza5r1NDhyp5r4vBDGBc2LfyiXUbga9I/dOvgmVj/3PeAZaeoFsM7V160x0U 9Yhdi5tZJn48HT+7LkmqNyWtj6fghQ9fsMsetaZ8vSoPR9Os5IO+/NwryPHl6go75Ef6 sOFUMWh8qK/TKvQYwC8abeOjHkModmldqCugavaa7wyo1OM+kk40s9yBa8NZPTN49yQw 9XWbu+8zntUE7gXZHhFv1BVv3DxMbc17slHYKOcNMaGlhqzVJ0pyDuCvOSrq865b9x6U cd5g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=D0ALR4jpHoNZaLv/dzGHwX1DKyeBtyIdaCe5hd7phX0=; b=BYZ9pLsnv56Wx4XBI50VT2HuDE4PQ2YoWnxzNbL/S0S8U/k+NdEWZgZ91fykko+dkF 5EwZyWF29CwPd0zrCcpdp4GAm4n3VapyDfnQ4ZgED6utdDltZc/HdJEZKBMFTCvGrbeC +nRJR3t4afcfnh90qA6qrtmAR4N3lV1MojTloQ2DWZdpIz7X81DFLMRwOBZ2z+STx8j+ ni8IJfa6h9g3QuHPqEVRA1/l0nFpyX1Fl+H5Bk7KM2p0VLfUw1U57U8PcBYAkwGtkq4D nrq2iLFuxH5w//tZ1hO1/tihiC+xzMqUN75G1NFVx4dP8NllqJSui0+4WC1NO88wuDwF VoPQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=h3mXuBzE; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id t18-20020a17090aba9200b00218b3d1c3afsi20503248pjr.74.2022.12.28.10.52.59; Wed, 28 Dec 2022 10:53:08 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=h3mXuBzE; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234592AbiL1SQZ (ORCPT + 63 others); Wed, 28 Dec 2022 13:16:25 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53226 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232696AbiL1SQE (ORCPT ); Wed, 28 Dec 2022 13:16:04 -0500 Received: from mga01.intel.com (mga01.intel.com [192.55.52.88]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id C5205175AD; Wed, 28 Dec 2022 10:16:02 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1672251362; x=1703787362; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=+dVehsztD45Sr+pCyO849V3M3ZLcVlwyKHGIcq6fnKw=; b=h3mXuBzE50tjJghmUbD+PjVyte1OyqDL4MmP4x+uN/i2Ef53W8vn0mc/ KRs0+J4dc0oaOrmmAEwovr+sPZNa50M3SkUL46xylk64M3fFFNxublISs DyxWdRQVp1u0A471uav6zp+0Ai/2lyEZhnmjrHuMKPu7+LlymJIW3IPnt m2GgzH49vjiYSlVzqD6TjycgqVEjSvp9VpndJGALlAu29RaPfU6GWkwEd BnXbnjoOlp1EmpR9ojdDQWRu6SAq+1ePQ+etxs4jq5CnzDBGE0/PeLQA8 EfNmUtODmkeldEBM9HsC1q4ahHcrqRG71SULxJLGU8yihwj3MEJe+OELN g==; X-IronPort-AV: E=McAfee;i="6500,9779,10574"; a="348121106" X-IronPort-AV: E=Sophos;i="5.96,281,1665471600"; d="scan'208";a="348121106" Received: from orsmga002.jf.intel.com ([10.7.209.21]) by fmsmga101.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 28 Dec 2022 10:16:00 -0800 X-IronPort-AV: E=McAfee;i="6500,9779,10574"; a="653393079" X-IronPort-AV: E=Sophos;i="5.96,281,1665471600"; d="scan'208";a="653393079" Received: from rhweight-wrk1.ra.intel.com ([137.102.106.139]) by orsmga002-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 28 Dec 2022 10:15:59 -0800 From: matthew.gerlach@linux.intel.com To: hao.wu@intel.com, yilun.xu@intel.com, russell.h.weight@intel.com, basheer.ahmed.muddebihal@intel.com, trix@redhat.com, mdf@kernel.org, linux-fpga@vger.kernel.org, linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, tianfei.zhang@intel.com, corbet@lwn.net, gregkh@linuxfoundation.org, linux-serial@vger.kernel.org, jirislaby@kernel.org, geert+renesas@glider.be, andriy.shevchenko@linux.intel.com, niklas.soderlund+renesas@ragnatech.se, macro@orcam.me.uk, johan@kernel.org, lukas@wunner.de, ilpo.jarvinen@linux.intel.com, marpagan@redhat.com, bagasdotme@gmail.com Cc: Basheer Ahmed Muddebihal , Matthew Gerlach Subject: [PATCH v8 2/4] fpga: dfl: Add DFHv1 Register Definitions Date: Wed, 28 Dec 2022 10:16:22 -0800 Message-Id: <20221228181624.1793433-3-matthew.gerlach@linux.intel.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20221228181624.1793433-1-matthew.gerlach@linux.intel.com> References: <20221228181624.1793433-1-matthew.gerlach@linux.intel.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.0 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, RCVD_IN_MSPIKE_H3,RCVD_IN_MSPIKE_WL,SPF_HELO_NONE,SPF_NONE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Basheer Ahmed Muddebihal This patch adds the definitions for DFHv1 header and related register bitfields. Signed-off-by: Basheer Ahmed Muddebihal Co-developed-by: Matthew Gerlach Signed-off-by: Matthew Gerlach Reviewed-by: Ilpo Järvinen Reviewed-by: Andy Shevchenko --- v8: add Rb Andy Shevchenko v7: no change v6: remove parameter definitions from include/linux/dfl.h v5: consistently use fields for parameter data s/EOL/EOP/ to match doc remove unneeded mask added Co-developed-by v4: s/MSIX/MSI_X/g move kerneldoc to implementation don't change copyright date v3: keep DFHv1 definitions "hidden" in drivers/fpga/dfl.h v2: clean up white space and one line comments remove extra space in commit use uniform number of digits in constants don't change copyright date because of removed content --- drivers/fpga/dfl.h | 32 ++++++++++++++++++++++++++++++++ 1 file changed, 32 insertions(+) diff --git a/drivers/fpga/dfl.h b/drivers/fpga/dfl.h index 06cfcd5e84bb..fc59f33367ee 100644 --- a/drivers/fpga/dfl.h +++ b/drivers/fpga/dfl.h @@ -74,11 +74,43 @@ #define DFH_REVISION GENMASK_ULL(15, 12) /* Feature revision */ #define DFH_NEXT_HDR_OFST GENMASK_ULL(39, 16) /* Offset to next DFH */ #define DFH_EOL BIT_ULL(40) /* End of list */ +#define DFH_VERSION GENMASK_ULL(59, 52) /* DFH version */ #define DFH_TYPE GENMASK_ULL(63, 60) /* Feature type */ #define DFH_TYPE_AFU 1 #define DFH_TYPE_PRIVATE 3 #define DFH_TYPE_FIU 4 +/* + * DFHv1 Register Offset definitons + * In DHFv1, DFH + GUID + CSR_START + CSR_SIZE_GROUP + PARAM_HDR + PARAM_DATA + * as common header registers + */ +#define DFHv1_CSR_ADDR 0x18 /* CSR Register start address */ +#define DFHv1_CSR_SIZE_GRP 0x20 /* Size of Reg Block and Group/tag */ +#define DFHv1_PARAM_HDR 0x28 /* Optional First Param header */ + +/* + * CSR Rel Bit, 1'b0 = relative (offset from feature DFH start), + * 1'b1 = absolute (ARM or other non-PCIe use) + */ +#define DFHv1_CSR_ADDR_REL BIT_ULL(0) + +/* CSR Header Register Bit Definitions */ +#define DFHv1_CSR_ADDR_MASK GENMASK_ULL(63, 1) /* 63:1 of CSR address */ + +/* CSR SIZE Goup Register Bit Definitions */ +#define DFHv1_CSR_SIZE_GRP_INSTANCE_ID GENMASK_ULL(15, 0) /* Enumeration instantiated IP */ +#define DFHv1_CSR_SIZE_GRP_GROUPING_ID GENMASK_ULL(30, 16) /* Group Features/interfaces */ +#define DFHv1_CSR_SIZE_GRP_HAS_PARAMS BIT_ULL(31) /* Presence of Parameters */ +#define DFHv1_CSR_SIZE_GRP_SIZE GENMASK_ULL(63, 32) /* Size of CSR Block in bytes */ + +/* PARAM Header Register Bit Definitions */ +#define DFHv1_PARAM_HDR_ID GENMASK_ULL(15, 0) /* Id of this Param */ +#define DFHv1_PARAM_HDR_VER GENMASK_ULL(31, 16) /* Version Param */ +#define DFHv1_PARAM_HDR_NEXT_OFFSET GENMASK_ULL(63, 35) /* Offset of next Param */ +#define DFHv1_PARAM_HDR_NEXT_EOP BIT_ULL(32) +#define DFHv1_PARAM_DATA 0x08 /* Offset of Param data from Param header */ + /* Next AFU Register Bitfield */ #define NEXT_AFU_NEXT_DFH_OFST GENMASK_ULL(23, 0) /* Offset to next AFU */ -- 2.25.1