Received: by 2002:a05:6358:16cc:b0:ea:6187:17c9 with SMTP id r12csp10860039rwl; Mon, 2 Jan 2023 09:17:39 -0800 (PST) X-Google-Smtp-Source: AMrXdXunU2CMLXmFlwvrB8AbyIca0Fs5rtRGM+6hBH628JmTzmTvgvosbJ4Mk2Yd2vZFsMxSrDhK X-Received: by 2002:a05:6a00:230d:b0:581:1c:82a3 with SMTP id h13-20020a056a00230d00b00581001c82a3mr37424547pfh.1.1672679859584; Mon, 02 Jan 2023 09:17:39 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1672679859; cv=none; d=google.com; s=arc-20160816; b=qRyIcxylHsr6jffKdWTPHujS014/MpT1P054d7NgIbXd/UeGSsmR3PpLEDKYOlVVOL 1rRm4crOHdASSaSSJfgUQsJWd4dAPz0oP7J/rKkrr7Spp1i+YXP0uRbobLtxO4xm7GLl E49BSdTmftUdiVWRJwY5GbRKa3ySDfmdy9aFCtwClkp9pXCSQ6PFfVwGSeSjk6X1UE0F 02bX8waOiHQDlrPsFDKmsSm6F2vDcuDCivwwS4XoSTpSKNqsCa4XqN4tGQdBdfriXDnc /8LFeMD/x9U/wyKIKTjqQN+A84AOFKNoPfJr5nevqp8euIIpg4IxW8NSLLc20Cu2ZRBB Dosg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=zUNEu1RgIZ2OLrL8KfJ6DGouCUcysg84Z1Th9cz8xGU=; b=JpH1bYq9J0PdjSu8xinKZWI4nEMYcEyknrqK08hp9GZjHt/NThABjgtuk4QJ/HGJqS El1/6DAEhKBpbxAVwJmJgV1dNySor3Ws5zLBHgEGTcl9ACHIOybXaz2Lh8fyalAcorph wkJWxUzJif6dg8W5haWBFBASgD1KepkocPMnkryl6EzQy+RTLtKF3c+10DCs/eVQLKhW i1FNYF7ot3ogHJgmyF0cM6AQxrQneDcjTzGXvFyLubIlerCiaSSrXoVP/XHpPeVTB9Gc xHFoZb4oaAe+3cPuuvMqEyGmrJEEgENS9YoRKME08FULRwnYEMvPq23SqN03H6Dq1BJs hyUg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=uytx4Cwa; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id i184-20020a6387c1000000b0047874011fa6si29522619pge.272.2023.01.02.09.17.31; Mon, 02 Jan 2023 09:17:39 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=uytx4Cwa; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236109AbjABQ4W (ORCPT + 61 others); Mon, 2 Jan 2023 11:56:22 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49768 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230311AbjABQ4U (ORCPT ); Mon, 2 Jan 2023 11:56:20 -0500 Received: from sin.source.kernel.org (sin.source.kernel.org [IPv6:2604:1380:40e1:4800::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2F5392F5; Mon, 2 Jan 2023 08:56:19 -0800 (PST) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sin.source.kernel.org (Postfix) with ESMTPS id 7CA41CE0F65; Mon, 2 Jan 2023 16:56:17 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 014C9C433EF; Mon, 2 Jan 2023 16:56:12 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1672678575; bh=BWMsSOT1lO7eK3qmI7rq2XZZ/Kw52CLFkySh9EVNcK8=; h=From:To:Cc:Subject:Date:From; b=uytx4Cwa6W8QIG6Z0OVZpZ0sYZzEoELk9Yk9ik5rMp2o8A1CTqPuVaqeE9/xxFBwI Ruln5ZlFuYBRH4nq103W6Ib3iglaxhJl9yll2K2CFYesl/z/tzYFujKpjXsYYA635I 1b3htqzslaX8EqijYVcFO14HEbEd42pSVpU1tu2Mkj6omGxyYVklqEjwM9oOhYx/JK pAC0wIYSWhbGsy32s10VIXfLnhxU4hQ/KgLuycYSoUi8qgqOZwZPy9MUnTFoVfhOcs soqGvDgkPDOT/x4Mq/79GjpOA6BpZ0bssbP7Jmm9xBKjcjSb05lU5ws4XB4d+iZ1Nl l3Np/6Ovic49g== From: Conor Dooley To: conor@kernel.org, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, palmer@dabbelt.com, atishp@rivosinc.com Cc: Conor Dooley , devicetree@vger.kernel.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, apatel@ventanamicro.com, will@kernel.org, mark.rutland@arm.com, opensbi@lists.infradead.org, samuel@sholland.org Subject: [PATCH v3] dt-bindings: riscv: add SBI PMU event mappings Date: Mon, 2 Jan 2023 16:55:51 +0000 Message-Id: <20230102165551.1564960-1-conor@kernel.org> X-Mailer: git-send-email 2.39.0 MIME-Version: 1.0 X-Developer-Signature: v=1; a=openpgp-sha256; l=9655; i=conor.dooley@microchip.com; h=from:subject; bh=hQKC54584euMsi2sYjgpLrzK+2bzu6FbNcf6eO8V7uA=; b=owGbwMvMwCFWscWwfUFT0iXG02pJDMmbeab+786JLvv3t3VDuc/EY1vjt6d7eV/4Mj+17E6oU+fh POXgjlIWBjEOBlkxRZbE230tUuv/uOxw7nkLM4eVCWQIAxenAExkljwjw/f4jL7kjUfC+5s7ZzFkX9 Tcz7p6h3eXC9v8ts9/r/iwKTMyzE33Mis6ZNYs/i/4eIOp4b5WJWV1d7bQPFuJfM71eZ0cAA== X-Developer-Key: i=conor.dooley@microchip.com; a=openpgp; fpr=F9ECA03CF54F12CD01F1655722E2C55B37CF380C Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Conor Dooley The SBI PMU extension requires a firmware to be aware of the event to counter/mhpmevent mappings supported by the hardware. OpenSBI may use DeviceTree to describe the PMU mappings. This binding is currently described in markdown in OpenSBI (since v1.0 in Dec 2021) & used by QEMU since v7.2.0. Import the binding for use while validating dtb dumps from QEMU and upcoming hardware (eg JH7110 SoC) that will make use of the event mapping. Link: https://github.com/riscv-software-src/opensbi/blob/master/docs/pmu_support.md Link: https://github.com/riscv-non-isa/riscv-sbi-doc/blob/master/riscv-sbi.adoc # Performance Monitoring Unit Extension Co-developed-by: Atish Patra Signed-off-by: Atish Patra Signed-off-by: Conor Dooley --- Changes in v3: - align descriptions to SBI spec (and fix a misinterpretation of mine) - switch to a nested items description, since the descriptions are for the elements of each entry, not the entries themselves Changes in v2: - use the schema mechanism for dependancies between properties - +CC perf maintainers... - move the matrix element descriptions into regular item descriptions rather than doing so freeform in the property description - drop some description text that no longer applies since changes were made to the SBI spec - drop mention of the "generic platform" which is OpenSBI specific - drop the min/max items from the matrices, they don't appear to be needed? Note: OpenSBI is BSD-2-Clause licensed so I am unsure as to whether I can submit it with a dual license. --- .../devicetree/bindings/perf/riscv,pmu.yaml | 160 ++++++++++++++++++ 1 file changed, 160 insertions(+) create mode 100644 Documentation/devicetree/bindings/perf/riscv,pmu.yaml diff --git a/Documentation/devicetree/bindings/perf/riscv,pmu.yaml b/Documentation/devicetree/bindings/perf/riscv,pmu.yaml new file mode 100644 index 000000000000..87a47e365311 --- /dev/null +++ b/Documentation/devicetree/bindings/perf/riscv,pmu.yaml @@ -0,0 +1,160 @@ +# SPDX-License-Identifier: BSD-2-Clause +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/perf/riscv,pmu.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: RISC-V SBI PMU events + +maintainers: + - Atish Patra + +description: | + SBI PMU extension supports allow supervisor software to configure, start & + stop any performance counter at anytime. Thus, a user can leverage full + capability of performance analysis tools such as perf if the SBI PMU + extension is enabled. The OpenSBI implementation makes the following + assumptions about the hardware platform: + + The platform must provide information about PMU event to counter mapping + via device tree or platform specific hooks. Otherwise, the SBI PMU + extension will not be enabled. + + The platforms should provide information about the PMU event selector + values that should be encoded in the expected value of MHPMEVENTx while + configuring MHPMCOUNTERx for that specific event. This can be done via a + device tree or platform specific hooks. The exact value to be written to + the MHPMEVENTx is completely dependent on the platform. + + For information on the SBI specification see the section "Performance + Monitoring Unit Extension" of: + https://github.com/riscv-non-isa/riscv-sbi-doc/blob/master/riscv-sbi.adoc + +properties: + compatible: + const: riscv,pmu + + riscv,event-to-mhpmevent: + $ref: /schemas/types.yaml#/definitions/uint32-matrix + description: + Represents an ONE-to-ONE mapping between a PMU event and the event + selector value that platform expects to be written to the MHPMEVENTx CSR + for that event. + The mapping is encoded in an matrix format where each element represents + an event. + This property shouldn't encode any raw hardware event. + items: + items: + - description: event_idx, a 20-bit wide encoding of the event type and + code. Refer to the SBI specification for a complete description of + the event types and codes. + - description: upper 32 bits of the event selector value for MHPMEVENTx + - description: lower 32 bits of the event selector value for MHPMEVENTx + + riscv,event-to-mhpmcounters: + $ref: /schemas/types.yaml#/definitions/uint32-matrix + description: + Represents a MANY-to-MANY mapping between a range of events and all the + MHPMCOUNTERx in a bitmap format that can be used to monitor these range + of events. The information is encoded in an matrix format where each + element represents a certain range of events and corresponding counters. + This property shouldn't encode any raw event. + items: + items: + - description: first event_idx of the range of events + - description: last event_idx of the range of events + - description: bitmap of MHPMCOUNTERx for this event + + riscv,raw-event-to-mhpmcounters: + $ref: /schemas/types.yaml#/definitions/uint32-matrix + description: + Represents an ONE-to-MANY or MANY-to-MANY mapping between the rawevent(s) + and all the MHPMCOUNTERx in a bitmap format that can be used to monitor + that raw event. + The encoding of the raw events are platform specific. The information is + encoded in a matrix format where each element represents the specific raw + event(s). + If a platform directly encodes each raw PMU event as a unique ID, the + value of variant must be 0xffffffff_ffffffff. + items: + items: + - description: + upper 32 invariant bits for the range of events + - description: + lower 32 invariant bits for the range of events + - description: + upper 32 bits of the variant bit mask for the range of events + - description: + lower 32 bits of the variant bit mask for the range of events + - description: + bitmap of all MHPMCOUNTERx that can monitor the range of events + +dependencies: + "riscv,event-to-mhpmevent": [ "riscv,event-to-mhpmcounters" ] + "riscv,event-to-mhpmcounters": [ "riscv,event-to-mhpmevent" ] + +required: + - compatible + +additionalProperties: false + +examples: + - | + pmu { + compatible = "riscv,pmu"; + riscv,event-to-mhpmevent = <0x0000B 0x0000 0x0001>; + riscv,event-to-mhpmcounters = <0x00001 0x00001 0x00000001>, + <0x00002 0x00002 0x00000004>, + <0x00003 0x0000A 0x00000ff8>, + <0x10000 0x10033 0x000ff000>; + riscv,raw-event-to-mhpmcounters = + /* For event ID 0x0002 */ + <0x0000 0x0002 0xffffffff 0xffffffff 0x00000f8>, + /* For event ID 0-4 */ + <0x0 0x0 0xffffffff 0xfffffff0 0x00000ff0>, + /* For event ID 0xffffffff0000000f - 0xffffffff000000ff */ + <0xffffffff 0x0 0xffffffff 0xffffff0f 0x00000ff0>; + }; + + - | + /* + * For HiFive Unmatched board the encodings can be found here + * https://sifive.cdn.prismic.io/sifive/1a82e600-1f93-4f41-b2d8-86ed8b16acba_fu740-c000-manual-v1p6.pdf + * This example also binds standard SBI PMU hardware id's to U74 PMU event + * codes, U74 uses a bitfield for events encoding, so several U74 events + * can be bound to single perf id. + * See SBI PMU hardware id's in OpenSBI's include/sbi/sbi_ecall_interface.h + */ + pmu { + compatible = "riscv,pmu"; + riscv,event-to-mhpmevent = + /* SBI_PMU_HW_CACHE_REFERENCES -> Instruction or Data cache/ITIM busy */ + <0x00003 0x00000000 0x1801>, + /* SBI_PMU_HW_CACHE_MISSES -> Instruction or Data cache miss or MMIO access */ + <0x00004 0x00000000 0x0302>, + /* SBI_PMU_HW_BRANCH_INSTRUCTIONS -> Conditional branch retired */ + <0x00005 0x00000000 0x4000>, + /* SBI_PMU_HW_BRANCH_MISSES -> Branch or jump misprediction */ + <0x00006 0x00000000 0x6001>, + /* L1D_READ_MISS -> Data cache miss or MMIO access */ + <0x10001 0x00000000 0x0202>, + /* L1D_WRITE_ACCESS -> Data cache write-back */ + <0x10002 0x00000000 0x0402>, + /* L1I_READ_ACCESS -> Instruction cache miss */ + <0x10009 0x00000000 0x0102>, + /* LL_READ_MISS -> UTLB miss */ + <0x10011 0x00000000 0x2002>, + /* DTLB_READ_MISS -> Data TLB miss */ + <0x10019 0x00000000 0x1002>, + /* ITLB_READ_MISS-> Instruction TLB miss */ + <0x10021 0x00000000 0x0802>; + riscv,event-to-mhpmcounters = <0x00003 0x00006 0x18>, + <0x10001 0x10002 0x18>, + <0x10009 0x10009 0x18>, + <0x10011 0x10011 0x18>, + <0x10019 0x10019 0x18>, + <0x10021 0x10021 0x18>; + riscv,raw-event-to-mhpmcounters = <0x0 0x0 0xffffffff 0xfc0000ff 0x18>, + <0x0 0x1 0xffffffff 0xfff800ff 0x18>, + <0x0 0x2 0xffffffff 0xffffe0ff 0x18>; + }; -- 2.39.0