Received: by 2002:a05:6358:16cc:b0:ea:6187:17c9 with SMTP id r12csp12213616rwl; Tue, 3 Jan 2023 10:40:01 -0800 (PST) X-Google-Smtp-Source: AMrXdXs5gDFymBo9OCwcjQmqJbX5FjRKLbW+8pNQr+CoJBp6N64kH6QN/EAAz/sAvRrMVZ9JZ4ct X-Received: by 2002:a17:906:3f86:b0:7c1:765:9cfc with SMTP id b6-20020a1709063f8600b007c107659cfcmr41311817ejj.34.1672771201538; Tue, 03 Jan 2023 10:40:01 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1672771201; cv=none; d=google.com; s=arc-20160816; b=JzVpYomOECqe2hx7YjQ+A7UUv5nw5N/9Gtp6IcYCVCkiET22a+ha23kF0NZXeXfgww v1ptYpF3UIlJUBJFu934O3BOg+/Heo5kq8wt50LOCV9OeSQSd3HOzxxHkXGDO6VcwU38 dNrlidndZNFXMS+9p6fjLLTBvzp8zRQcMhf+jrQ/uTNSvXjypB0gLyZxVFo2S52L5RiL 0ad9tpto5vCuHi/aWEoZOJSAwGvQ6DRViqNuCeBy6QJhBa6buUS6Wd64m95SOWaxK+Gg kt8mopyIqHhtX6lqdOC5qzYNjkjgsrQazcva8zhaiBxPpA9Y+XP5/Hh2N5JdP5bJ1U8S N6Qw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ZJM19aXzJtMTK9rlZ38A0q9sfEAOAfkNT82A0bdY8wk=; b=t9XQF0OvCd780wrQI28FIzgizxzf00svKw/8WCGQ9U2mh1N6+fZBgzlQYWuPCcBZHP msQgCoEEgZos3ep805L8vIAdS3ddO/KeUGuk74SQdMUFuQRkVE7I/b4oCAmkQ+D2eBTR exErXLwDgL2ei/3wCYD+qo/hcoENPqUIF/byDPrABykwEiRx50IvvCQkx9a8W5KFYhYo avW1WCg/2WQ3uEyRHlkKCKurCLLyf2mj4m1mWBj7EDZRWz7zKVp3KWxkKZcvjauFmoKa IRQlQxp7LuSkCfFvN3uJlPlxI/GBYQgKLl1xT+imrhvtjNbdYA/ukQ0PePLzvp9ZAIfb qBSw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=gS1mBIFd; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id h11-20020a05640250cb00b0048b0ae570d8si14157889edb.508.2023.01.03.10.39.47; Tue, 03 Jan 2023 10:40:01 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=gS1mBIFd; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S238621AbjACSCj (ORCPT + 60 others); Tue, 3 Jan 2023 13:02:39 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55388 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S238421AbjACSC1 (ORCPT ); Tue, 3 Jan 2023 13:02:27 -0500 Received: from mga06.intel.com (mga06b.intel.com [134.134.136.31]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 442C311A27 for ; Tue, 3 Jan 2023 10:02:26 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1672768944; x=1704304944; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=zSTaTcLJbOegMxQuinD52HPOguvdV7463+YMjh/di6M=; b=gS1mBIFdV+iLsRUbZkPigoJC98vubC4xmYwuZ2LAZqDeEmgKyaKXL+tA jD3ncXCxsVQeEa6F3GSTieLcJMuO52XCjnLk543bi1usHN0qXqeOBtlMZ Fyzu9F2GLpxw8JgRKPArQS+csxo7qBYOXA2jNmsQwcauMAoumASARNs97 2wkTvmETDTjKxa8dm4xFGMdemXzDSuC+9ley+RwixTLdDNyYk9RdKzgb5 CnTTmsbyv7B5d0ou4QyJeImzmiCD9zt5qWE/OSyKmbYX6U1EdHO/cg1Bb FOetxIIU3UHj5rg4a7jx+cFZwhl4Nzgb5dv+U5zIw2F14EQlwZqAsxbEq A==; X-IronPort-AV: E=McAfee;i="6500,9779,10579"; a="384010636" X-IronPort-AV: E=Sophos;i="5.96,297,1665471600"; d="scan'208";a="384010636" Received: from orsmga002.jf.intel.com ([10.7.209.21]) by orsmga104.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 03 Jan 2023 10:02:22 -0800 X-IronPort-AV: E=McAfee;i="6500,9779,10579"; a="654876879" X-IronPort-AV: E=Sophos;i="5.96,297,1665471600"; d="scan'208";a="654876879" Received: from araj-ucode.jf.intel.com ([10.23.0.19]) by orsmga002-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 03 Jan 2023 10:02:24 -0800 From: Ashok Raj To: Borislav Petkov , Thomas Gleixner Cc: X86-kernel , LKML Mailing List , Ashok Raj , Dave Hansen , Tony Luck , Alison Schofield , Reinette Chatre , Tom Lendacky Subject: [PATCH v3 1/6] x86/microcode: Add a parameter to microcode_check() to store CPU capabilities Date: Tue, 3 Jan 2023 10:02:07 -0800 Message-Id: <20230103180212.333496-2-ashok.raj@intel.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20230103180212.333496-1-ashok.raj@intel.com> References: <20230103180212.333496-1-ashok.raj@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_NONE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This is a preparation before the next patch uses this to compare CPU capabilities after performing an update. Add a parameter to store CPU capabilities before performing a microcode update. Signed-off-by: Ashok Raj Cc: LKML Cc: x86 Cc: Tony Luck Cc: Dave Hansen Cc: Alison Schofield Cc: Reinette Chatre Cc: Thomas Gleixner Cc: Tom Lendacky --- arch/x86/include/asm/processor.h | 2 +- arch/x86/kernel/cpu/common.c | 12 +++++------- arch/x86/kernel/cpu/microcode/core.c | 3 ++- 3 files changed, 8 insertions(+), 9 deletions(-) diff --git a/arch/x86/include/asm/processor.h b/arch/x86/include/asm/processor.h index 4e35c66edeb7..387578049de0 100644 --- a/arch/x86/include/asm/processor.h +++ b/arch/x86/include/asm/processor.h @@ -697,7 +697,7 @@ bool xen_set_default_idle(void); #endif void __noreturn stop_this_cpu(void *dummy); -void microcode_check(void); +void microcode_check(struct cpuinfo_x86 *info); enum l1tf_mitigations { L1TF_MITIGATION_OFF, diff --git a/arch/x86/kernel/cpu/common.c b/arch/x86/kernel/cpu/common.c index 9cfca3d7d0e2..b9c7529c920e 100644 --- a/arch/x86/kernel/cpu/common.c +++ b/arch/x86/kernel/cpu/common.c @@ -2302,25 +2302,23 @@ void cpu_init_secondary(void) * only when microcode has been updated. Caller holds microcode_mutex and CPU * hotplug lock. */ -void microcode_check(void) +void microcode_check(struct cpuinfo_x86 *info) { - struct cpuinfo_x86 info; - perf_check_microcode(); /* Reload CPUID max function as it might've changed. */ - info.cpuid_level = cpuid_eax(0); + info->cpuid_level = cpuid_eax(0); /* * Copy all capability leafs to pick up the synthetic ones so that * memcmp() below doesn't fail on that. The ones coming from CPUID will * get overwritten in get_cpu_cap(). */ - memcpy(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability)); + memcpy(&info->x86_capability, &boot_cpu_data.x86_capability, sizeof(info->x86_capability)); - get_cpu_cap(&info); + get_cpu_cap(info); - if (!memcmp(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability))) + if (!memcmp(&info->x86_capability, &boot_cpu_data.x86_capability, sizeof(info->x86_capability))) return; pr_warn("x86/CPU: CPU features have changed after loading microcode, but might not take effect.\n"); diff --git a/arch/x86/kernel/cpu/microcode/core.c b/arch/x86/kernel/cpu/microcode/core.c index c4cd7328177b..d86a4f910a6b 100644 --- a/arch/x86/kernel/cpu/microcode/core.c +++ b/arch/x86/kernel/cpu/microcode/core.c @@ -439,6 +439,7 @@ static int __reload_late(void *info) static int microcode_reload_late(void) { int old = boot_cpu_data.microcode, ret; + struct cpuinfo_x86 info; pr_err("Attempting late microcode loading - it is dangerous and taints the kernel.\n"); pr_err("You should switch to early loading, if possible.\n"); @@ -448,7 +449,7 @@ static int microcode_reload_late(void) ret = stop_machine_cpuslocked(__reload_late, NULL, cpu_online_mask); if (ret == 0) - microcode_check(); + microcode_check(&info); pr_info("Reload completed, microcode revision: 0x%x -> 0x%x\n", old, boot_cpu_data.microcode); -- 2.34.1