Received: by 2002:a05:6358:a55:b0:ec:fcf4:3ecf with SMTP id 21csp889404rwb; Thu, 12 Jan 2023 13:50:26 -0800 (PST) X-Google-Smtp-Source: AMrXdXtAtn84fYCyr1Syy6qubissJyKdDc4FDnVrczeMOb2qaIRLAgwNDKj9sDr/fhYEHqnwnBSq X-Received: by 2002:a17:907:c48d:b0:7c0:fe60:be12 with SMTP id tp13-20020a170907c48d00b007c0fe60be12mr62211726ejc.25.1673560226358; Thu, 12 Jan 2023 13:50:26 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1673560226; cv=none; d=google.com; s=arc-20160816; b=dRut06FhEzGFfRWuhav9E7IuM4watNI3Vl3NKcHGU+QJfJ58OMFxGfA0hn0mfuBevJ XHgvHoFMu0nlReV1GkK3iU452oxsehmgEwz0+u9/1xzF3i/sGx87t1hgDltJY5NbGzWT NwDPBebNNzfbXTQwXMN6cxrH6MqFavQJms+SCii/LStFzsr4c0Qivfb3UYYzebw/ZeK8 YJ1s2YrrVX1nOp6oaDJ1RWfztxZYfR/7V1ng3bY35sFCNWcDsVNVo9nw1A0Nw36/Ih1i SybqUz3Sy/LahoU+ji3dWqVbyNFsvE+QYoNSl3LtAfIeRGX5ywREuFdCdTAnBTraoO+h Qeng== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date; bh=aZsGEntVLq8N1JYxx4Z3+y95D7f5Fzz3gJkFU86uRrk=; b=dYpM/RU3/Xx1vHTBc+8ZeFaSt7Q1IqoyrlqY5zAFvTQLYRXBsn9mGfiD89zh3Le28N rLn8HP8j9tXBkXEppdjY158SHp+yjwar37TUpl5Cv7pG4h2xQVcExaKV3NsVvyAmWB7w 0Ow9jPmGz3MOnetrsJFtzt78urHAoCVd3e2AAg+lle0VUTBDAjg/IAxiKzxL3LQkTDH2 m1xDO0Yzbuw+lNXQn1qqbGm6VyEMJgXkIwFoLYwCeBZFQGOwQbbGsmLKUrjS8fQC72rZ BHMBo9au16FTAcSihApbsNmt62SjDrnLjV/KdWdvrjWu6XHvvYPVCpzmOllIehGj8hFJ K+aQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id ht19-20020a170907609300b007c0f2185e37si20611965ejc.868.2023.01.12.13.50.11; Thu, 12 Jan 2023 13:50:26 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S240717AbjALVGC (ORCPT + 52 others); Thu, 12 Jan 2023 16:06:02 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:44198 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241164AbjALVEF (ORCPT ); Thu, 12 Jan 2023 16:04:05 -0500 Received: from mail-oi1-f180.google.com (mail-oi1-f180.google.com [209.85.167.180]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id BE970BC83; Thu, 12 Jan 2023 12:49:15 -0800 (PST) Received: by mail-oi1-f180.google.com with SMTP id n8so16297406oih.0; Thu, 12 Jan 2023 12:49:15 -0800 (PST) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=in-reply-to:content-disposition:mime-version:references:message-id :subject:cc:to:from:date:x-gm-message-state:from:to:cc:subject:date :message-id:reply-to; bh=aZsGEntVLq8N1JYxx4Z3+y95D7f5Fzz3gJkFU86uRrk=; b=FCwV4K+8ruOjmwbeCVUsaxiz8Lm1z+cmeGwVCRg5DuouZaWFDQH4xHWOQzB37TglhF TaWAxcvPGuWC1rhsnxoBcpvNAagMZj2BK1Ila0w0eZNYBE1EWIvVqXQcaV/StBh1I7vz wt9GfbqKEF5zqzOuaaS9m699IlcGlRzIW9VP2OzOTw/t+khHsCMu4/6dk/1cglxZXtOs /EN3+M9QTRGATmDG9zFTBt4qx0m4XtBDfwzRtyb/wIbO+x2bE3XQbKeCzGpQQTEItyOl PhSpRXbUxO7se+UNAeAHM0jvb1CZ0yXWYIX69FxPMj11Ecygjjh2JxjKSpeqyxypvPz1 sjmA== X-Gm-Message-State: AFqh2kqZV+jI7AB24ptLsGW8w1XOQ/RFnMap2rm+iLMKZwuSGd/ntyAe c26q8bcriI3tl7oK9mxVNg== X-Received: by 2002:a54:4814:0:b0:363:b82c:3f6a with SMTP id j20-20020a544814000000b00363b82c3f6amr3023692oij.24.1673556554926; Thu, 12 Jan 2023 12:49:14 -0800 (PST) Received: from robh_at_kernel.org (66-90-144-107.dyn.grandenetworks.net. [66.90.144.107]) by smtp.gmail.com with ESMTPSA id r16-20020a0568080ab000b0035bce2a39c7sm8351022oij.21.2023.01.12.12.49.14 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 12 Jan 2023 12:49:14 -0800 (PST) Received: (nullmailer pid 214366 invoked by uid 1000); Thu, 12 Jan 2023 20:49:13 -0000 Date: Thu, 12 Jan 2023 14:49:13 -0600 From: Rob Herring To: Anup Patel Cc: Palmer Dabbelt , Paul Walmsley , Thomas Gleixner , Marc Zyngier , Krzysztof Kozlowski , Atish Patra , Alistair Francis , Anup Patel , linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Subject: Re: [PATCH v2 4/9] dt-bindings: interrupt-controller: Add RISC-V incoming MSI controller Message-ID: <20230112204913.GA126944-robh@kernel.org> References: <20230103141409.772298-1-apatel@ventanamicro.com> <20230103141409.772298-5-apatel@ventanamicro.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20230103141409.772298-5-apatel@ventanamicro.com> X-Spam-Status: No, score=-1.3 required=5.0 tests=BAYES_00, FREEMAIL_ENVFROM_END_DIGIT,FREEMAIL_FORGED_FROMDOMAIN,FREEMAIL_FROM, HEADER_FROM_DIFFERENT_DOMAINS,RCVD_IN_DNSWL_NONE,RCVD_IN_MSPIKE_H2, SPF_HELO_NONE,SPF_PASS autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Jan 03, 2023 at 07:44:04PM +0530, Anup Patel wrote: > We add DT bindings document for the RISC-V incoming MSI controller > (IMSIC) defined by the RISC-V advanced interrupt architecture (AIA) > specification. > > Signed-off-by: Anup Patel > --- > .../interrupt-controller/riscv,imsics.yaml | 168 ++++++++++++++++++ > 1 file changed, 168 insertions(+) > create mode 100644 Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml > > diff --git a/Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml b/Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml > new file mode 100644 > index 000000000000..b9db03b6e95f > --- /dev/null > +++ b/Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml > @@ -0,0 +1,168 @@ > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/interrupt-controller/riscv,imsics.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: RISC-V Incoming MSI Controller (IMSIC) > + > +maintainers: > + - Anup Patel > + > +description: | > + The RISC-V advanced interrupt architecture (AIA) defines a per-CPU incoming > + MSI controller (IMSIC) for handling MSIs in a RISC-V platform. The RISC-V > + AIA specification can be found at https://github.com/riscv/riscv-aia. > + > + The IMSIC is a per-CPU (or per-HART) device with separate interrupt file > + for each privilege level (machine or supervisor). The configuration of > + a IMSIC interrupt file is done using AIA CSRs and it also has a 4KB MMIO > + space to receive MSIs from devices. Each IMSIC interrupt file supports a > + fixed number of interrupt identities (to distinguish MSIs from devices) > + which is same for given privilege level across CPUs (or HARTs). > + > + The device tree of a RISC-V platform will have one IMSIC device tree node > + for each privilege level (machine or supervisor) which collectively describe > + IMSIC interrupt files at that privilege level across CPUs (or HARTs). > + > + The arrangement of IMSIC interrupt files in MMIO space of a RISC-V platform > + follows a particular scheme defined by the RISC-V AIA specification. A IMSIC > + group is a set of IMSIC interrupt files co-located in MMIO space and we can > + have multiple IMSIC groups (i.e. clusters, sockets, chiplets, etc) in a > + RISC-V platform. The MSI target address of a IMSIC interrupt file at given > + privilege level (machine or supervisor) encodes group index, HART index, > + and guest index (shown below). > + > + XLEN-1 >=24 12 0 > + | | | | > + ------------------------------------------------------------- > + |xxxxxx|Group Index|xxxxxxxxxxx|HART Index|Guest Index| 0 | > + ------------------------------------------------------------- > + > +allOf: > + - $ref: /schemas/interrupt-controller.yaml# > + - $ref: /schemas/interrupt-controller/msi-controller.yaml# > + > +properties: > + compatible: > + items: > + - enum: > + - riscv,qemu-imsics The implmentation/vendor is qemu, so: qemu,imsics (or qemu,riscv-imsics?) > + - const: riscv,imsics > + > + reg: > + minItems: 1 > + maxItems: 16384 > + description: > + Base address of each IMSIC group. > + > + interrupt-controller: true > + > + "#interrupt-cells": > + const: 0 > + > + msi-controller: true > + > + interrupts-extended: > + minItems: 1 > + maxItems: 16384 > + description: > + This property represents the set of CPUs (or HARTs) for which given > + device tree node describes the IMSIC interrupt files. Each node pointed > + to should be a riscv,cpu-intc node, which has a riscv node (i.e. RISC-V > + HART) as parent. > + > + riscv,num-ids: > + $ref: /schemas/types.yaml#/definitions/uint32 > + minimum: 63 > + maximum: 2047 > + description: > + Number of interrupt identities supported by IMSIC interrupt file. > + > + riscv,num-guest-ids: > + $ref: /schemas/types.yaml#/definitions/uint32 > + minimum: 63 > + maximum: 2047 > + description: > + Number of interrupt identities are supported by IMSIC guest interrupt > + file. When not specified it is assumed to be same as specified by the > + riscv,num-ids property. > + > + riscv,guest-index-bits: > + minimum: 0 > + maximum: 7 > + default: 0 > + description: > + Number of guest index bits in the MSI target address. When not > + specified it is assumed to be 0. No need to repeat what 'default: 0' defines. > + > + riscv,hart-index-bits: > + minimum: 0 > + maximum: 15 > + description: > + Number of HART index bits in the MSI target address. When not > + specified it is estimated based on the interrupts-extended property. If guessing works, why do you need the property? Perhaps s/estimated/calculated/? > + > + riscv,group-index-bits: > + minimum: 0 > + maximum: 7 > + default: 0 > + description: > + Number of group index bits in the MSI target address. When not > + specified it is assumed to be 0. > + > + riscv,group-index-shift: > + $ref: /schemas/types.yaml#/definitions/uint32 > + minimum: 0 > + maximum: 55 > + default: 24 > + description: > + The least significant bit position of the group index bits in the > + MSI target address. When not specified it is assumed to be 24. > + > +required: > + - compatible > + - reg > + - interrupt-controller > + - msi-controller #msi-cells should be defined (as 0) and required. Best to be explicit #and not rely on the default. > + - interrupts-extended > + - riscv,num-ids > + > +unevaluatedProperties: false > + > +examples: > + - | > + // Example 1 (Machine-level IMSIC files with just one group): > + > + imsic_mlevel: interrupt-controller@24000000 { Drop unused labels. > + compatible = "riscv,qemu-imsics", "riscv,imsics"; > + interrupts-extended = <&cpu1_intc 11>, > + <&cpu2_intc 11>, > + <&cpu3_intc 11>, > + <&cpu4_intc 11>; > + reg = <0x28000000 0x4000>; > + interrupt-controller; > + #interrupt-cells = <0>; > + msi-controller; > + riscv,num-ids = <127>; > + }; > + > + - | > + // Example 2 (Supervisor-level IMSIC files with two groups): > + > + imsic_slevel: interrupt-controller@28000000 { > + compatible = "riscv,qemu-imsics", "riscv,imsics"; > + interrupts-extended = <&cpu1_intc 9>, > + <&cpu2_intc 9>, > + <&cpu3_intc 9>, > + <&cpu4_intc 9>; > + reg = <0x28000000 0x2000>, /* Group0 IMSICs */ > + <0x29000000 0x2000>; /* Group1 IMSICs */ > + interrupt-controller; > + #interrupt-cells = <0>; > + msi-controller; > + riscv,num-ids = <127>; > + riscv,group-index-bits = <1>; > + riscv,group-index-shift = <24>; > + }; > +... > -- > 2.34.1 >