Received: by 2002:a05:6358:a55:b0:ec:fcf4:3ecf with SMTP id 21csp1859714rwb; Sun, 15 Jan 2023 05:36:51 -0800 (PST) X-Google-Smtp-Source: AMrXdXtdKKGThnS63DzUWOm3kRbpFi5KXX9cDJNSLkIUbC/XVomxpQ40DCb0rNj9Mi1FvyEq99RX X-Received: by 2002:a17:906:5845:b0:85d:dd20:60a4 with SMTP id h5-20020a170906584500b0085ddd2060a4mr20941784ejs.40.1673789811733; Sun, 15 Jan 2023 05:36:51 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1673789811; cv=none; d=google.com; s=arc-20160816; b=KO8DdaKsJTn778jI96aSumfAYoFFdNwMAzusVis3/jLGxP5DBlz7SNPo+lRv9x9WTx 3/ACPre3Arok2pxUZN8Bpr6yGdrv8sZHV8dSoC1TykAuc2+VrGR+V8WxvvXMYI42fxyY Ss/Ad+HQG+Jkq2gLGsGLicVHOoqQxVbaaIaWXLmgaEUbRDBwI3JNc/HjsfraBD2gsMTu BUYq669g1pM8fWv6CIAbGAOsvzUF3f1C+7utnB8pg0B3J4Tggujv151Da3TeCO9lS5m3 A3vhR5+kAFV48/B7wNXgI4qBS7u68dqBrjZfuKST6V7MkhepzaBCcRkOHxH0eEpYBH4V k1kw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=hpHYSd4QlqToDAKF+ZU2QDDqLmcnGeJmS3MEmAJqL6o=; b=bUclIfO1gihqxGG6su8p0JK/tgV1I12A11HsIcZDMLFU8OcNgY/Qy6psQ2pkL6QXEd XNqP9yOUZtsWNFfo3RBuA4ADoeYBwJ6qJ5FUkGfzetBR+81Qpn5wagtMe4Joygmqmwn4 x1uLQKRIS+DxbR4nDZR0HWyRhZjreRnrZk8dWVtkaH/cFKy/+D8+2L56yjpw3evA20ad xkiDhcappDDjwZnsMOXmu3d5RMWGMjteIGzYnEPuudIShi8mwcx2xszSByNXGOVc5t1K tFZIvUuksaGYEXkAJJNqXkQpT8qi7tppBiiCerkWBBeGG3IpmmlEBAG5yLIcLcDY0Wzy saxg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=UxY83zag; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id dd8-20020a1709069b8800b0085b4d436b59si16280648ejc.999.2023.01.15.05.36.38; Sun, 15 Jan 2023 05:36:51 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=UxY83zag; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229935AbjAONXx (ORCPT + 52 others); Sun, 15 Jan 2023 08:23:53 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:56688 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230481AbjAONXs (ORCPT ); Sun, 15 Jan 2023 08:23:48 -0500 Received: from dfw.source.kernel.org (dfw.source.kernel.org [IPv6:2604:1380:4641:c500::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 103721258D; Sun, 15 Jan 2023 05:23:45 -0800 (PST) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id 9DBB260C64; Sun, 15 Jan 2023 13:23:44 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id D2EC3C433D2; Sun, 15 Jan 2023 13:23:41 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1673789024; bh=kMyv8k6SMnlLiBSspFW/pId/wtOb8eflFppDpBbdhL8=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=UxY83zagTgPkSEEpR9ySkbxvLhwg0GtUqRgsSjoYHPAf4xrxQSgHf6OnyXJHRaNKz eLB+7ZMJEe2pwQrIqB7RsiTvhMg4mv9cd1Zv97WjcjHl34MSYLitF3gJJpYnT+0jyE +bMYxQdaq5BkqjLILaMfujfEF69C3VlrwlkieK82a1IPiPjyxJsKO7RIJnkW5Uvsje 48g4Vnxle64uRN1jmJB3wHxA+WGXTTs+ilHw0+MtjyxQexaN5h9sTgUVXLiF3aVoXm GN9r/Ic1GGEn+kaALDPHRElvRRNld/oiuvQOIpg3nvGy5+IA+9dkTXqrGunG1SNZXN ne6+RSAkppGYQ== Date: Sun, 15 Jan 2023 21:13:25 +0800 From: Jisheng Zhang To: Conor Dooley Cc: Paul Walmsley , Palmer Dabbelt , Albert Ou , Anup Patel , Atish Patra , Heiko Stuebner , linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, kvm@vger.kernel.org, kvm-riscv@lists.infradead.org, Andrew Jones Subject: Re: [PATCH v3 04/13] riscv: hwcap: make ISA extension ids can be used in asm Message-ID: References: <20230111171027.2392-1-jszhang@kernel.org> <20230111171027.2392-5-jszhang@kernel.org> MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline In-Reply-To: X-Spam-Status: No, score=-7.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Jan 12, 2023 at 09:28:55PM +0000, Conor Dooley wrote: > Hey Jisheng, Hi Conor, > > On Thu, Jan 12, 2023 at 01:10:18AM +0800, Jisheng Zhang wrote: > > We will make use of ISA extension in asm files, so make the multi-letter > > > > RISC-V ISA extension IDs macros rather than enums and move them and > > those base ISA extension IDs to suitable place. > > From v2: > Which base ISA extension IDs? Changelog should match the patch contents, > and it's a little unclear here since the base ISA extension IDs are > visible here but in the context not the diff. "that is not what git thinks you did" is the key, see below. > > How about something like: > "So that ISA extensions can be used in assembly files, convert the > multi-letter RISC-V ISA extension IDs enums to macros. > In order to make them visible, move the #ifndef __ASSEMBLY__ guard > to a later point in the header" This commit msg looks better, thanks. > > Pedantry perhaps, but referring to moving the base IDs looks odd, since > that is not what git thinks you did - even if that is the copy paste Aha, this is the key, I moved the base IDs out side of __ASSEMBLY__ macro protection and move extension IDs to macros, but the git doesn't think I did the base IDs moving ;) > operation you carried out. > > Content itself is > Reviewed-by: Conor Dooley > > Thanks, > Conor. > > > Signed-off-by: Jisheng Zhang > > Reviewed-by: Heiko Stuebner > > Reviewed-by: Andrew Jones > > --- > > arch/riscv/include/asm/hwcap.h | 45 ++++++++++++++++------------------ > > 1 file changed, 21 insertions(+), 24 deletions(-) > > > > diff --git a/arch/riscv/include/asm/hwcap.h b/arch/riscv/include/asm/hwcap.h > > index 86328e3acb02..09a7767723f6 100644 > > --- a/arch/riscv/include/asm/hwcap.h > > +++ b/arch/riscv/include/asm/hwcap.h > > @@ -12,20 +12,6 @@ > > #include > > #include > > > > -#ifndef __ASSEMBLY__ > > -#include > > -/* > > - * This yields a mask that user programs can use to figure out what > > - * instruction set this cpu supports. > > - */ > > -#define ELF_HWCAP (elf_hwcap) > > - > > -enum { > > - CAP_HWCAP = 1, > > -}; > > - > > -extern unsigned long elf_hwcap; > > - > > #define RISCV_ISA_EXT_a ('a' - 'a') > > #define RISCV_ISA_EXT_c ('c' - 'a') > > #define RISCV_ISA_EXT_d ('d' - 'a') > > @@ -46,22 +32,33 @@ extern unsigned long elf_hwcap; > > #define RISCV_ISA_EXT_BASE 26 > > > > /* > > - * This enum represent the logical ID for each multi-letter RISC-V ISA extension. > > + * These macros represent the logical ID for each multi-letter RISC-V ISA extension. > > * The logical ID should start from RISCV_ISA_EXT_BASE and must not exceed > > * RISCV_ISA_EXT_MAX. 0-25 range is reserved for single letter > > * extensions while all the multi-letter extensions should define the next > > * available logical extension id. > > */ > > -enum riscv_isa_ext_id { > > - RISCV_ISA_EXT_SSCOFPMF = RISCV_ISA_EXT_BASE, > > - RISCV_ISA_EXT_SVPBMT, > > - RISCV_ISA_EXT_ZICBOM, > > - RISCV_ISA_EXT_ZIHINTPAUSE, > > - RISCV_ISA_EXT_SSTC, > > - RISCV_ISA_EXT_SVINVAL, > > - RISCV_ISA_EXT_ID_MAX > > +#define RISCV_ISA_EXT_SSCOFPMF 26 > > +#define RISCV_ISA_EXT_SVPBMT 27 > > +#define RISCV_ISA_EXT_ZICBOM 28 > > +#define RISCV_ISA_EXT_ZIHINTPAUSE 29 > > +#define RISCV_ISA_EXT_SSTC 30 > > +#define RISCV_ISA_EXT_SVINVAL 31 > > + > > +#ifndef __ASSEMBLY__ > > +#include > > +/* > > + * This yields a mask that user programs can use to figure out what > > + * instruction set this cpu supports. > > + */ > > +#define ELF_HWCAP (elf_hwcap) > > + > > +enum { > > + CAP_HWCAP = 1, > > }; > > -static_assert(RISCV_ISA_EXT_ID_MAX <= RISCV_ISA_EXT_MAX); > > + > > +extern unsigned long elf_hwcap; > > + > > > > /* > > * This enum represents the logical ID for each RISC-V ISA extension static > > -- > > 2.38.1 > > > > > > _______________________________________________ > > linux-riscv mailing list > > linux-riscv@lists.infradead.org > > http://lists.infradead.org/mailman/listinfo/linux-riscv