Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id 5A451C64EC4 for ; Thu, 16 Feb 2023 14:46:55 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229927AbjBPOqx (ORCPT ); Thu, 16 Feb 2023 09:46:53 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53992 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229932AbjBPOqv (ORCPT ); Thu, 16 Feb 2023 09:46:51 -0500 Received: from NAM10-MW2-obe.outbound.protection.outlook.com (mail-mw2nam10on2044.outbound.protection.outlook.com [40.107.94.44]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 58AA21CF49; Thu, 16 Feb 2023 06:46:49 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=LPDVJa+EIpJ162OpNDPyB7aBOK7jkZHdx5pfBNI8LIObn7iD4s/BbFQRxcWs6o1DG4/V9fGzngJ/LGjkjMzZ5/aVEj23bjagJ6JgYd3oasOsEhgTg6dbsoM90lhXwImpCRcTCFB2B2awU6WqOizt8KLEygKB9rnnAmsZnLL80gMAHbsPLeBJwYgoxNOar2YVJgVvopZGW8qChlS5X0zBr0VDKIvW6AYUF7pdj9Y2yG8GMHIvLgZQ+wmim92P1t8rhCGi8VsBY3ZM7R5m1nsB0Dl9WrXlvyVrfNQp1chk3vA041l5nzHffHolwTrFbvh4+MpBbIUbTYGQGpFVATbLZA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=NDVBVXVqkcFzLfalWKvFsBru4copK5iMEWiYotyhCXU=; b=X0CL52QEUDAgCY218qZUtKx8zbuyR/0N2aFyhoQZtXfvPCs2Wy4j1ldZVboXgg/59oTCDkIUxyiTG/c2OusF0IUcMD2Ro4Eye9JSzCcewUdLLx7FPmEiU1VaZXa5scL9SKr81Dr7Q6GogxNuMQjWR/i8kvDLThji9DLH6fIkWuupp0IVboRB4YISHC4xQsmWzv96AKdvO6buiwTPY3o2tZfL2Nz7S6UdvsVKbUHcQ7b3GkJDZk/d0BIXh25WCqkRwPsMHVRbnionHu3/qpddZje9LE4zip/BLlzON4QxuWjotBQRE9DVFYfeBDX8v6FHMFxViGPtjLhxMv6naw5cCA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=amd.com; dmarc=pass action=none header.from=amd.com; dkim=pass header.d=amd.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=amd.com; s=selector1; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=NDVBVXVqkcFzLfalWKvFsBru4copK5iMEWiYotyhCXU=; b=iWu7oVJwICwkav71o2hS7dUgwvtz+3MYbk5kAge+Ey8jHKja5c8Gb60/ZWQMraJ0VCrcWO8lA6mGbfwNRXvKNR/eWG28thpywQl+6Mhn5IYhpKwCwzvYJI4nKEi5aLEIY+Dr3CaphBrx0wPPm2Ws1hE/42D/snF3Zw3RTiVSzF4= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=amd.com; Received: from DM6PR12MB2810.namprd12.prod.outlook.com (2603:10b6:5:41::21) by MN0PR12MB5859.namprd12.prod.outlook.com (2603:10b6:208:37a::17) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6086.26; Thu, 16 Feb 2023 14:46:46 +0000 Received: from DM6PR12MB2810.namprd12.prod.outlook.com ([fe80::b84e:f638:fa40:27ef]) by DM6PR12MB2810.namprd12.prod.outlook.com ([fe80::b84e:f638:fa40:27ef%6]) with mapi id 15.20.6111.013; Thu, 16 Feb 2023 14:46:46 +0000 Message-ID: Date: Thu, 16 Feb 2023 15:46:33 +0100 User-Agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:102.0) Gecko/20100101 Thunderbird/102.6.0 Subject: Re: [RFC PATCH V3 14/16] x86/sev: Initialize #HV doorbell and handle interrupt requests Content-Language: en-US To: Tianyu Lan , luto@kernel.org, tglx@linutronix.de, mingo@redhat.com, bp@alien8.de, dave.hansen@linux.intel.com, x86@kernel.org, hpa@zytor.com, seanjc@google.com, pbonzini@redhat.com, jgross@suse.com, tiala@microsoft.com, kirill@shutemov.name, jiangshan.ljs@antgroup.com, peterz@infradead.org, ashish.kalra@amd.com, srutherford@google.com, akpm@linux-foundation.org, anshuman.khandual@arm.com, pawan.kumar.gupta@linux.intel.com, adrian.hunter@intel.com, daniel.sneddon@linux.intel.com, alexander.shishkin@linux.intel.com, sandipan.das@amd.com, ray.huang@amd.com, brijesh.singh@amd.com, michael.roth@amd.com, thomas.lendacky@amd.com, venu.busireddy@oracle.com, sterritt@google.com, tony.luck@intel.com, samitolvanen@google.com, fenghua.yu@intel.com Cc: linux-kernel@vger.kernel.org, kvm@vger.kernel.org, linux-hyperv@vger.kernel.org, linux-arch@vger.kernel.org References: <20230122024607.788454-1-ltykernel@gmail.com> <20230122024607.788454-15-ltykernel@gmail.com> From: "Gupta, Pankaj" In-Reply-To: <20230122024607.788454-15-ltykernel@gmail.com> Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 7bit X-ClientProxiedBy: FR3P281CA0136.DEUP281.PROD.OUTLOOK.COM (2603:10a6:d10:95::9) To DM6PR12MB2810.namprd12.prod.outlook.com (2603:10b6:5:41::21) MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: DM6PR12MB2810:EE_|MN0PR12MB5859:EE_ X-MS-Office365-Filtering-Correlation-Id: 781446e5-aa3f-4c2d-bf52-08db102ca081 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: L7fDwtZ82n6xBh8cV1/Ywr7fovLIjcauArZffR3DuZn9UEy3N1t1B2Gq/RBXvwKeoVqC9yPLILPqSOPsR3UZc3djPIslORhyyyxOQSN4L/1uB903euLUS7GbNFyyzt8jbvxAZSb2td8jg+PpliSveB3zaEXpIh7nZbaiIiUnQE2oXSQ3xNr2lAmmt+md9bqkRUMu14UaocH8ch/xcug4gmU4URCrV6N9Z1C1znTaKelHVrBrelUGyFBjxBeRZE9bLtPv5/6k1adVUTb9VFWgZPfz1xVU083/qIR3FHIrLXI8TEaCU7cxj4DrB3Nvo2K++vGV2LF7KSDrO2y8X78EsSU8LkZinbxWCZUYMd4IJF+6wJTfLS+nRSaGWS0jQVzonrG9TfjZoslHYNm/1f7aIh+PwJu7EfuRyz3V4IiJ6EEoo2hDXDJgvNQyACuDtTkiZkMgdS21lT+vcqRLndfA5I2lx+/Jl198xnD+5j21t7Y9hH8jVdTmL+ZzJQiR8tT8gVu7UF4wqtTfZQm9/BCltvRfyzZ1tJNGlMUchx3opcySgj1+JvLo9wP3V2GvIiP/NF4kvtnEGJripncirfL+P0ZHSACxl8fqZcXOpX0jJ3DAdVXp8jSScSmEKZG9ibmYbbvlV9onRjmdY4Pp9c0ayA0BioF1RoPeA2LnNsX1FfWn6kAs99l4HEegpIcxoyhvUhdhAweA4A2//VzmNwr+M/fj/E3pi70Yzkq3oKC7PQCfsZRKIqIJjA2o2YX6jexc X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:DM6PR12MB2810.namprd12.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230025)(4636009)(39860400002)(396003)(136003)(366004)(376002)(346002)(451199018)(7406005)(30864003)(2906002)(7416002)(8936002)(41300700001)(5660300002)(36756003)(45080400002)(4326008)(66946007)(8676002)(6486002)(66556008)(478600001)(66476007)(316002)(6512007)(6506007)(38100700002)(921005)(31686004)(2616005)(53546011)(186003)(6666004)(86362001)(26005)(31696002)(83380400001)(43740500002)(45980500001);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?B?OFVkZ3RNNUFyWFdnOXJ0ZUVhRmVZUXhMbU11Qlp3d05mL1R4K3lsdzdZUlky?= =?utf-8?B?M01JNU41VVQ5ZllsR2RsZUEyMXNybnB2NXZSd2FFaTlNVlQyay9IZWtVeStm?= =?utf-8?B?dHFuRHZnandVUlU1MkE4aDlSRlhOdDVycVZsU01wYzFxbHdqQ2hDeHJLSkgy?= =?utf-8?B?LzZGMFU5dCtWRzNzU0c3TjRmZlNKT0E3aFpVenRXMHN5TzVxMURYZC8zVGtJ?= =?utf-8?B?d1FwOXpzeW4wajZxMDlJdm5oSlFzamJpVTJBeVdUUi8raW5KSE84ZG1JR3h6?= =?utf-8?B?ejh4VllvbUVlUUUxNWUzSVlweWRMOU8xTENFQUh1a1ZKVDRoSG1qbnVzTTRX?= =?utf-8?B?M3BmV0hnR2xKQTZmeWY4UFhjQVc1bkJpanlsZkN3YlJtZGdzSmhZNlQyejJI?= =?utf-8?B?NlBlZXppaW8rWXZFUHV3VkZoRGdBL0N2N21rOE1OZERqa0FyQ0w0S212VVAv?= =?utf-8?B?LzkreVQwaGNsOTNzeHBGZk1HSWpnemtJVXNGSnpGUHNLQWRYbTkwRHJrVGRI?= =?utf-8?B?RmdDTVd1Ulh4b3RlRy9OUVFIRUdKbmdXMEVVNTJrdWdhWUpQS2Vub2tScExB?= =?utf-8?B?dks5Uyt0Vi9zVnNCSkhsZGwwZ2xaaWdPTlVyMk5tM3k2bW0wQklDbDRjMEdZ?= =?utf-8?B?bGQvRk92NWRCOFBOTUhlWGkzNEdWSndwb254TFRhdnkySjVwSDFSQlBVK2k0?= =?utf-8?B?c1VJKzh2R2RpQ3Ntd0VzcXVzVTV2QTdyTDR4WjliaE1NQnY1Yjk3Qm14cUpk?= =?utf-8?B?blVHa3FiazZkL0pOTnRjOUZoRjBQQnVPWUxJMHN1b29MTktVc1BaUlNaSUZ2?= =?utf-8?B?cU9uZ3Z4a3V5TjVtRkJvV292MkhtOUlnSk1VTzVOVXRNSHM2ODk5eEs5bExu?= =?utf-8?B?RGhLVVYxaFIvd0JLS2V1cnNlTTRBNS95azdiY2c0OW1pSUhyTjhQYlZucnAx?= =?utf-8?B?ZjMvQkU4eHJmcTdvWFh0UmdVZmpvYlFSZ3JobUh4YlBVU1dLbTdna1p4aDZP?= =?utf-8?B?SVA2Z2ZxZXg3WnNtT2NBMm1KK0F3OTZGTlJGZmNRL05SV0o3RmhSbGFWeGln?= =?utf-8?B?aU1LTVNyc3loUHU5WGV0T3FqSjRNemxJNThpZHR3VktvMTFVdGFWazV1V05h?= =?utf-8?B?b2JLYTJNQm5uNmR2TERXNGVSQ1dxOWJZSkZLTlBVaWNEZnlnaW53aWlFQW1n?= =?utf-8?B?bEVTckFCdlE1SFY2YmJGYlZTYXRnWFZqNHI0RnB1MUl3dEgycEJyUG16NllX?= =?utf-8?B?SkovSVJGYnJ6SUxIV1R6SE5pUlFpemd2QVArQll1NktTSXRKOVhkTUdPRGZM?= =?utf-8?B?c0YvWlZLSkhzTWwyTWVaZGlEMTJ5T2ZOWWhRcWsvN0JFa1VNZCt3dk5WKzk3?= =?utf-8?B?NFZUTG1idk81VzNwbllSZGJ5akxYSXNyVHd5a015L3lyaU5FcUlRSnJuTU9w?= =?utf-8?B?eTBCZy9jd1k1c1lBUGtEK0cwNGNkZW54dWYzMlBuTWhySGV3Zzhkcml4OTl2?= =?utf-8?B?d1o2bkFhZnBWSUwzcGpGdWtIQkhwd2JxQ3BSMHRuY05VMy9hZEUrZWluZk85?= =?utf-8?B?a0tOeHpkVEZzd0s3V20rV2I4dE82b0dJa1pXcFp3djI2RG83d29neWJlQUs4?= =?utf-8?B?eU5DZnpuam9QdE9zNUdxQ2Q2b0ZhMnBjMnRSZHZHT3RseHRmNVhabS9SNitw?= =?utf-8?B?K3UwWEdJTkIzc1J3TndhdHhENFYyYWZkTFBaK1FQeTZwOVpqeEcrYmpLUEUx?= =?utf-8?B?cVhNRURnbnk2TVJKb1VPNC9Ed2crNktLajdXMkwxc0ZNYkEvZVNPMkVNbzZw?= =?utf-8?B?QXZoVUozR1dkbjNJb21RckNmMzRRcmg0NkZnbkxZZTl6RHdtd1ZBaStCYUNI?= =?utf-8?B?UHNyL2NseWtzcDB2aTUvQUdKRHJ1WnQ0T2hYRkEvcEdJT3hVd2tiVVlLaTh3?= =?utf-8?B?MVBHOFBrNzc5ZDNoTXN0MmZ3MFllaGsybGVJeDBrSzRnOU56RjFmcVovenFm?= =?utf-8?B?U21mNSsrcjY2YmpjVDkwK29oRmVqZTMzSUczd1RwbGpEdnVmMWozV2lhME1P?= =?utf-8?B?LzBqTEtzMjZLNlVQRUJNTUM4ckh2eGl1VUFhcnRRcVh0OFZYZzQ5RnBkc25O?= =?utf-8?Q?etRhzV2+v8iG6f/GBD/rtO3YF?= X-OriginatorOrg: amd.com X-MS-Exchange-CrossTenant-Network-Message-Id: 781446e5-aa3f-4c2d-bf52-08db102ca081 X-MS-Exchange-CrossTenant-AuthSource: DM6PR12MB2810.namprd12.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 16 Feb 2023 14:46:46.3176 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 3dd8961f-e488-4e60-8e11-a82d994e183d X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: 2pWDzrhNQckeaiAYvx7CckcZTuvXaN2mw08f7jCL9CY6OUB5Le4fNIs674ewqe+oJ24LSkQl4oadtwndEF+TvA== X-MS-Exchange-Transport-CrossTenantHeadersStamped: MN0PR12MB5859 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 1/22/2023 3:46 AM, Tianyu Lan wrote: > From: Tianyu Lan > > Enable #HV exception to handle interrupt requests from hypervisor. > > Co-developed-by: Lendacky Thomas > Co-developed-by: Kalra Ashish > Signed-off-by: Tianyu Lan > --- > arch/x86/include/asm/mem_encrypt.h | 2 + > arch/x86/include/asm/msr-index.h | 6 + > arch/x86/include/asm/svm.h | 12 +- > arch/x86/include/uapi/asm/svm.h | 4 + > arch/x86/kernel/sev.c | 307 +++++++++++++++++++++++------ > arch/x86/kernel/traps.c | 2 + > 6 files changed, 272 insertions(+), 61 deletions(-) > > diff --git a/arch/x86/include/asm/mem_encrypt.h b/arch/x86/include/asm/mem_encrypt.h > index 72ca90552b6a..7264ca5f5b2d 100644 > --- a/arch/x86/include/asm/mem_encrypt.h > +++ b/arch/x86/include/asm/mem_encrypt.h > @@ -50,6 +50,7 @@ void __init early_set_mem_enc_dec_hypercall(unsigned long vaddr, int npages, > void __init mem_encrypt_free_decrypted_mem(void); > > void __init sev_es_init_vc_handling(void); > +void __init sev_snp_init_hv_handling(void); > > #define __bss_decrypted __section(".bss..decrypted") > > @@ -72,6 +73,7 @@ static inline void __init sme_encrypt_kernel(struct boot_params *bp) { } > static inline void __init sme_enable(struct boot_params *bp) { } > > static inline void sev_es_init_vc_handling(void) { } > +static inline void sev_snp_init_hv_handling(void) { } > > static inline int __init > early_set_memory_decrypted(unsigned long vaddr, unsigned long size) { return 0; } > diff --git a/arch/x86/include/asm/msr-index.h b/arch/x86/include/asm/msr-index.h > index 6a6e70e792a4..70af0ce5f2c4 100644 > --- a/arch/x86/include/asm/msr-index.h > +++ b/arch/x86/include/asm/msr-index.h > @@ -562,11 +562,17 @@ > #define MSR_AMD64_SEV_ENABLED_BIT 0 > #define MSR_AMD64_SEV_ES_ENABLED_BIT 1 > #define MSR_AMD64_SEV_SNP_ENABLED_BIT 2 > +#define MSR_AMD64_SEV_REFLECTVC_ENABLED_BIT 4 > +#define MSR_AMD64_SEV_RESTRICTED_INJECTION_ENABLED_BIT 5 > +#define MSR_AMD64_SEV_ALTERNATE_INJECTION_ENABLED_BIT 6 > #define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT) > #define MSR_AMD64_SEV_ES_ENABLED BIT_ULL(MSR_AMD64_SEV_ES_ENABLED_BIT) > #define MSR_AMD64_SEV_SNP_ENABLED BIT_ULL(MSR_AMD64_SEV_SNP_ENABLED_BIT) > #define MSR_AMD64_SNP_VTOM_ENABLED BIT_ULL(3) > > +#define MSR_AMD64_SEV_REFLECTVC_ENABLED BIT_ULL(MSR_AMD64_SEV_REFLECTVC_ENABLED_BIT) > +#define MSR_AMD64_SEV_RESTRICTED_INJECTION_ENABLED BIT_ULL(MSR_AMD64_SEV_RESTRICTED_INJECTION_ENABLED_BIT) > +#define MSR_AMD64_SEV_ALTERNATE_INJECTION_ENABLED BIT_ULL(MSR_AMD64_SEV_ALTERNATE_INJECTION_ENABLED_BIT) > #define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f > > /* AMD Collaborative Processor Performance Control MSRs */ > diff --git a/arch/x86/include/asm/svm.h b/arch/x86/include/asm/svm.h > index f8b321a11ee4..911c991fec78 100644 > --- a/arch/x86/include/asm/svm.h > +++ b/arch/x86/include/asm/svm.h > @@ -568,12 +568,12 @@ static inline void __unused_size_checks(void) > > /* Check offsets of reserved fields */ > > - BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0xa0); > - BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0xcc); > - BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0xd8); > - BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0x180); > - BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0x248); > - BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0x298); > +// BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0xa0); > +// BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0xcc); > +// BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0xd8); > +// BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0x180); > +// BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0x248); > +// BUILD_BUG_RESERVED_OFFSET(vmcb_save_area, 0x298); > > BUILD_BUG_RESERVED_OFFSET(sev_es_save_area, 0xc8); > BUILD_BUG_RESERVED_OFFSET(sev_es_save_area, 0xcc); > diff --git a/arch/x86/include/uapi/asm/svm.h b/arch/x86/include/uapi/asm/svm.h > index f69c168391aa..85d6882262e7 100644 > --- a/arch/x86/include/uapi/asm/svm.h > +++ b/arch/x86/include/uapi/asm/svm.h > @@ -115,6 +115,10 @@ > #define SVM_VMGEXIT_AP_CREATE_ON_INIT 0 > #define SVM_VMGEXIT_AP_CREATE 1 > #define SVM_VMGEXIT_AP_DESTROY 2 > +#define SVM_VMGEXIT_HV_DOORBELL_PAGE 0x80000014 > +#define SVM_VMGEXIT_GET_PREFERRED_HV_DOORBELL_PAGE 0 > +#define SVM_VMGEXIT_SET_HV_DOORBELL_PAGE 1 > +#define SVM_VMGEXIT_QUERY_HV_DOORBELL_PAGE 2 > #define SVM_VMGEXIT_HV_FEATURES 0x8000fffd > #define SVM_VMGEXIT_UNSUPPORTED_EVENT 0x8000ffff > > diff --git a/arch/x86/kernel/sev.c b/arch/x86/kernel/sev.c > index fe5e5e41433d..03d99fad9e76 100644 > --- a/arch/x86/kernel/sev.c > +++ b/arch/x86/kernel/sev.c > @@ -122,6 +122,150 @@ struct sev_config { > > static struct sev_config sev_cfg __read_mostly; > > +static noinstr struct ghcb *__sev_get_ghcb(struct ghcb_state *state); > +static noinstr void __sev_put_ghcb(struct ghcb_state *state); > +static int vmgexit_hv_doorbell_page(struct ghcb *ghcb, u64 op, u64 pa); > +static void sev_snp_setup_hv_doorbell_page(struct ghcb *ghcb); > + > +union hv_pending_events { > + u16 events; > + struct { > + u8 vector; > + u8 nmi : 1; > + u8 mc : 1; > + u8 reserved1 : 5; > + u8 no_further_signal : 1; > + }; > +}; > + > +struct sev_hv_doorbell_page { > + union hv_pending_events pending_events; > + u8 no_eoi_required; > + u8 reserved2[61]; > + u8 padding[4032]; > +}; > + > +struct sev_snp_runtime_data { > + struct sev_hv_doorbell_page hv_doorbell_page; > +}; > + > +static DEFINE_PER_CPU(struct sev_snp_runtime_data*, snp_runtime_data); > + > +static inline u64 sev_es_rd_ghcb_msr(void) > +{ > + return __rdmsr(MSR_AMD64_SEV_ES_GHCB); > +} > + > +static __always_inline void sev_es_wr_ghcb_msr(u64 val) > +{ > + u32 low, high; > + > + low = (u32)(val); > + high = (u32)(val >> 32); > + > + native_wrmsr(MSR_AMD64_SEV_ES_GHCB, low, high); > +} > + > +struct sev_hv_doorbell_page *sev_snp_current_doorbell_page(void) > +{ > + return &this_cpu_read(snp_runtime_data)->hv_doorbell_page; > +} > + > +static u8 sev_hv_pending(void) > +{ > + return sev_snp_current_doorbell_page()->pending_events.events; > +} > + > +static void hv_doorbell_apic_eoi_write(u32 reg, u32 val) > +{ > + if (xchg(&sev_snp_current_doorbell_page()->no_eoi_required, 0) & 0x1) > + return; > + > + BUG_ON(reg != APIC_EOI); > + apic->write(reg, val); > +} > + > +static void do_exc_hv(struct pt_regs *regs) > +{ > + union hv_pending_events pending_events; > + u8 vector; Unused variable. > + > + while (sev_hv_pending()) { > + pending_events.events = xchg( > + &sev_snp_current_doorbell_page()->pending_events.events, > + 0); > + > + if (pending_events.nmi) > + exc_nmi(regs); > + > +#ifdef CONFIG_X86_MCE > + if (pending_events.mc) > + exc_machine_check(regs); > +#endif > + > + if (!pending_events.vector) > + return; > + > + if (pending_events.vector < FIRST_EXTERNAL_VECTOR) { > + /* Exception vectors */ > + WARN(1, "exception shouldn't happen\n"); > + } else if (pending_events.vector == FIRST_EXTERNAL_VECTOR) { > + sysvec_irq_move_cleanup(regs); > + } else if (pending_events.vector == IA32_SYSCALL_VECTOR) { > + WARN(1, "syscall shouldn't happen\n"); > + } else if (pending_events.vector >= FIRST_SYSTEM_VECTOR) { > + switch (pending_events.vector) { > +#if IS_ENABLED(CONFIG_HYPERV) > + case HYPERV_STIMER0_VECTOR: > + sysvec_hyperv_stimer0(regs); > + break; > + case HYPERVISOR_CALLBACK_VECTOR: > + sysvec_hyperv_callback(regs); > + break; > +#endif > +#ifdef CONFIG_SMP > + case RESCHEDULE_VECTOR: > + sysvec_reschedule_ipi(regs); > + break; > + case IRQ_MOVE_CLEANUP_VECTOR: > + sysvec_irq_move_cleanup(regs); > + break; > + case REBOOT_VECTOR: > + sysvec_reboot(regs); > + break; > + case CALL_FUNCTION_SINGLE_VECTOR: > + sysvec_call_function_single(regs); > + break; > + case CALL_FUNCTION_VECTOR: > + sysvec_call_function(regs); > + break; > +#endif > +#ifdef CONFIG_X86_LOCAL_APIC > + case ERROR_APIC_VECTOR: > + sysvec_error_interrupt(regs); > + break; > + case SPURIOUS_APIC_VECTOR: > + sysvec_spurious_apic_interrupt(regs); > + break; > + case LOCAL_TIMER_VECTOR: > + sysvec_apic_timer_interrupt(regs); > + break; > + case X86_PLATFORM_IPI_VECTOR: > + sysvec_x86_platform_ipi(regs); > + break; > +#endif > + case 0x0: > + break; > + default: > + panic("Unexpected vector %d\n", vector); > + unreachable(); > + } > + } else { > + common_interrupt(regs, pending_events.vector); > + } > + } > +} > + > static __always_inline bool on_vc_stack(struct pt_regs *regs) > { > unsigned long sp = regs->sp; > @@ -179,11 +323,6 @@ void noinstr __sev_es_ist_enter(struct pt_regs *regs) > this_cpu_write(cpu_tss_rw.x86_tss.ist[IST_INDEX_VC], new_ist); > } > > -static void do_exc_hv(struct pt_regs *regs) > -{ > - /* Handle #HV exception. */ > -} > - > void check_hv_pending(struct pt_regs *regs) > { > if (!cc_platform_has(CC_ATTR_GUEST_SEV_SNP)) > @@ -232,68 +371,38 @@ void noinstr __sev_es_ist_exit(void) > this_cpu_write(cpu_tss_rw.x86_tss.ist[IST_INDEX_VC], *(unsigned long *)ist); > } > > -/* > - * Nothing shall interrupt this code path while holding the per-CPU > - * GHCB. The backup GHCB is only for NMIs interrupting this path. > - * > - * Callers must disable local interrupts around it. > - */ > -static noinstr struct ghcb *__sev_get_ghcb(struct ghcb_state *state) > +static bool sev_restricted_injection_enabled(void) > +{ > + return sev_status & MSR_AMD64_SEV_RESTRICTED_INJECTION_ENABLED; > +} > + > +void __init sev_snp_init_hv_handling(void) > { > + struct sev_snp_runtime_data *snp_data; unused variable. > struct sev_es_runtime_data *data; > + struct ghcb_state state; > struct ghcb *ghcb; > + unsigned long flags; > + int cpu; unused variable. > + int err; unused variable. > > WARN_ON(!irqs_disabled()); > + if (!cc_platform_has(CC_ATTR_GUEST_SEV_SNP) || !sev_restricted_injection_enabled()) > + return; > > data = this_cpu_read(runtime_data); > - ghcb = &data->ghcb_page; > > - if (unlikely(data->ghcb_active)) { > - /* GHCB is already in use - save its contents */ > - > - if (unlikely(data->backup_ghcb_active)) { > - /* > - * Backup-GHCB is also already in use. There is no way > - * to continue here so just kill the machine. To make > - * panic() work, mark GHCBs inactive so that messages > - * can be printed out. > - */ > - data->ghcb_active = false; > - data->backup_ghcb_active = false; > - > - instrumentation_begin(); > - panic("Unable to handle #VC exception! GHCB and Backup GHCB are already in use"); > - instrumentation_end(); > - } > - > - /* Mark backup_ghcb active before writing to it */ > - data->backup_ghcb_active = true; > - > - state->ghcb = &data->backup_ghcb; > + local_irq_save(flags); > > - /* Backup GHCB content */ > - *state->ghcb = *ghcb; > - } else { > - state->ghcb = NULL; > - data->ghcb_active = true; > - } > + ghcb = __sev_get_ghcb(&state); > > - return ghcb; > -} > + sev_snp_setup_hv_doorbell_page(ghcb); > > -static inline u64 sev_es_rd_ghcb_msr(void) > -{ > - return __rdmsr(MSR_AMD64_SEV_ES_GHCB); > -} > - > -static __always_inline void sev_es_wr_ghcb_msr(u64 val) > -{ > - u32 low, high; > + __sev_put_ghcb(&state); > > - low = (u32)(val); > - high = (u32)(val >> 32); > + apic_set_eoi_write(hv_doorbell_apic_eoi_write); > > - native_wrmsr(MSR_AMD64_SEV_ES_GHCB, low, high); > + local_irq_restore(flags); > } > > static int vc_fetch_insn_kernel(struct es_em_ctxt *ctxt, > @@ -554,6 +663,69 @@ static enum es_result vc_slow_virt_to_phys(struct ghcb *ghcb, struct es_em_ctxt > /* Include code shared with pre-decompression boot stage */ > #include "sev-shared.c" > > +/* > + * Nothing shall interrupt this code path while holding the per-CPU > + * GHCB. The backup GHCB is only for NMIs interrupting this path. > + * > + * Callers must disable local interrupts around it. > + */ > +static noinstr struct ghcb *__sev_get_ghcb(struct ghcb_state *state) > +{ > + struct sev_es_runtime_data *data; > + struct ghcb *ghcb; > + > + WARN_ON(!irqs_disabled()); > + > + data = this_cpu_read(runtime_data); > + ghcb = &data->ghcb_page; > + > + if (unlikely(data->ghcb_active)) { > + /* GHCB is already in use - save its contents */ > + > + if (unlikely(data->backup_ghcb_active)) { > + /* > + * Backup-GHCB is also already in use. There is no way > + * to continue here so just kill the machine. To make > + * panic() work, mark GHCBs inactive so that messages > + * can be printed out. > + */ > + data->ghcb_active = false; > + data->backup_ghcb_active = false; > + > + instrumentation_begin(); > + panic("Unable to handle #VC exception! GHCB and Backup GHCB are already in use"); > + instrumentation_end(); > + } > + > + /* Mark backup_ghcb active before writing to it */ > + data->backup_ghcb_active = true; > + > + state->ghcb = &data->backup_ghcb; > + > + /* Backup GHCB content */ > + *state->ghcb = *ghcb; > + } else { > + state->ghcb = NULL; > + data->ghcb_active = true; > + } > + > + return ghcb; > +} > + > +static void sev_snp_setup_hv_doorbell_page(struct ghcb *ghcb) > +{ > + u64 pa; > + enum es_result ret; > + > + pa = __pa(sev_snp_current_doorbell_page()); > + vc_ghcb_invalidate(ghcb); > + ret = vmgexit_hv_doorbell_page(ghcb, > + SVM_VMGEXIT_SET_HV_DOORBELL_PAGE, > + pa); > + if (ret != ES_OK) > + panic("SEV-SNP: failed to set up #HV doorbell page"); > +} > + > static noinstr void __sev_put_ghcb(struct ghcb_state *state) > { > struct sev_es_runtime_data *data; > @@ -1282,6 +1454,7 @@ static void snp_register_per_cpu_ghcb(void) > ghcb = &data->ghcb_page; > > snp_register_ghcb_early(__pa(ghcb)); > + sev_snp_setup_hv_doorbell_page(ghcb); > } > > void setup_ghcb(void) > @@ -1321,6 +1494,11 @@ void setup_ghcb(void) > snp_register_ghcb_early(__pa(&boot_ghcb_page)); > } > > +int vmgexit_hv_doorbell_page(struct ghcb *ghcb, u64 op, u64 pa) > +{ > + return sev_es_ghcb_hv_call(ghcb, NULL, SVM_VMGEXIT_HV_DOORBELL_PAGE, op, pa); > +} > + > #ifdef CONFIG_HOTPLUG_CPU > static void sev_es_ap_hlt_loop(void) > { > @@ -1394,6 +1572,7 @@ static void __init alloc_runtime_data(int cpu) > static void __init init_ghcb(int cpu) > { > struct sev_es_runtime_data *data; > + struct sev_snp_runtime_data *snp_data; > int err; > > data = per_cpu(runtime_data, cpu); > @@ -1405,6 +1584,19 @@ static void __init init_ghcb(int cpu) > > memset(&data->ghcb_page, 0, sizeof(data->ghcb_page)); > > + snp_data = memblock_alloc(sizeof(*snp_data), PAGE_SIZE); > + if (!snp_data) > + panic("Can't allocate SEV-SNP runtime data"); > + > + err = early_set_memory_decrypted((unsigned long)&snp_data->hv_doorbell_page, > + sizeof(snp_data->hv_doorbell_page)); > + if (err) > + panic("Can't map #HV doorbell pages unencrypted"); > + > + memset(&snp_data->hv_doorbell_page, 0, sizeof(snp_data->hv_doorbell_page)); > + > + per_cpu(snp_runtime_data, cpu) = snp_data; > + > data->ghcb_active = false; > data->backup_ghcb_active = false; > } > @@ -2045,7 +2237,12 @@ DEFINE_IDTENTRY_VC_USER(exc_vmm_communication) > > static bool hv_raw_handle_exception(struct pt_regs *regs) > { > - return false; > + /* Clear the no_further_signal bit */ > + sev_snp_current_doorbell_page()->pending_events.events &= 0x7fff; > + > + check_hv_pending(regs); > + > + return true; > } > > static __always_inline bool on_hv_fallback_stack(struct pt_regs *regs) > diff --git a/arch/x86/kernel/traps.c b/arch/x86/kernel/traps.c > index d29debec8134..1aa6cab2394b 100644 > --- a/arch/x86/kernel/traps.c > +++ b/arch/x86/kernel/traps.c > @@ -1503,5 +1503,7 @@ void __init trap_init(void) > cpu_init_exception_handling(); > /* Setup traps as cpu_init() might #GP */ > idt_setup_traps(); > + sev_snp_init_hv_handling(); > + > cpu_init(); > }