Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id B2979C636CC for ; Mon, 20 Feb 2023 15:44:24 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232156AbjBTPoX (ORCPT ); Mon, 20 Feb 2023 10:44:23 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41726 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231455AbjBTPoU (ORCPT ); Mon, 20 Feb 2023 10:44:20 -0500 Received: from mail-ed1-x531.google.com (mail-ed1-x531.google.com [IPv6:2a00:1450:4864:20::531]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4A21993E4 for ; Mon, 20 Feb 2023 07:44:18 -0800 (PST) Received: by mail-ed1-x531.google.com with SMTP id s26so6287160edw.11 for ; Mon, 20 Feb 2023 07:44:18 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ventanamicro.com; s=google; h=in-reply-to:content-disposition:mime-version:references:message-id :subject:cc:to:from:date:from:to:cc:subject:date:message-id:reply-to; bh=ntOTns2o3mkueaOYyoMQpog4LSwM0fQYGZjQHwpocu8=; b=G9IPdOEPasrTQvZHJ4fZYEAKZ/kOKpRukrg1Ykhk2bz/GKWjwVekZEWYEU/8AjY3y7 w9x4CwRZR7kg5BbFBH4a43tVRxJJZWYW1NMNlsbjyhhazd0hRVyjBhQPb0zqNz41dkE/ 97SNiLQiVEuBfDg2AoBNvvXgW0LeDDlA8ry1Nf6WsPyGWk8IjjUpyAWNZwq/hw05WOr/ 83v3XZxYxyayRSi/jN3RJ/T5WoxHyLV5PWr0aNXCCFNxSsjBAzlGA5HjeQiRoYzorEsS ZG+2LzDfUM0SF+c/AYSnsytawbRzMvkeWbWvCs1sdqJG0Eqzor4hnb6bQrsHf6xm8bKw zblw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=in-reply-to:content-disposition:mime-version:references:message-id :subject:cc:to:from:date:x-gm-message-state:from:to:cc:subject:date :message-id:reply-to; bh=ntOTns2o3mkueaOYyoMQpog4LSwM0fQYGZjQHwpocu8=; b=N4yXT5a/sbCHJmSYCswsFcHuyOjWXCxqOudw9g8XXGMxIWKzCGRr3dig4mEAozeeV5 HsB83RojbQyJlrDIE8E9vvAkzbQgZYXcwPozdWqlJRLDvR6eiUtwKoYORN5r/894t4DF UdGpbK9B7AiLQ8JkAKJq5G1E77EFZRAShaSaeyP15h+EL2DBu4jlSyDtJlrcL6qEH4xd 0be/BkxBAvz0MZ6Dg4XutaLT9rJ5d6eWYoz/+9GHmNHcpP0J/X9P1aE4vlc3PtkcaUPW T6IbwhXB7VvZHzg2MG1WN3JzIxo0/b000sWkES0I9nlxMdlqI1EenhPkoZ2PGgck8Fim Lmjw== X-Gm-Message-State: AO0yUKVclXjxBnCqfOiWp77YfXGKAm/yKSc1n+VCYGXBCR5jl/s8dBUA qdHf4Hip/IYUl755c2s5vbUIeA== X-Google-Smtp-Source: AK7set+32N/kxb+gMZltXvEHg1kE6ZcZFd57rL8OO1QbG2uI7i/S3v1T9SpWgkRb6ej1XjMz81ZOtg== X-Received: by 2002:a17:906:1c17:b0:8b1:88aa:46da with SMTP id k23-20020a1709061c1700b008b188aa46damr10868455ejg.48.1676907856673; Mon, 20 Feb 2023 07:44:16 -0800 (PST) Received: from localhost (2001-1ae9-1c2-4c00-20f-c6b4-1e57-7965.ip6.tmcz.cz. [2001:1ae9:1c2:4c00:20f:c6b4:1e57:7965]) by smtp.gmail.com with ESMTPSA id jr14-20020a170906a98e00b008af574fbfc2sm5994529ejb.33.2023.02.20.07.44.15 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 20 Feb 2023 07:44:16 -0800 (PST) Date: Mon, 20 Feb 2023 16:44:15 +0100 From: Andrew Jones To: Sunil V L Cc: Palmer Dabbelt , Albert Ou , Paul Walmsley , "Rafael J . Wysocki" , Len Brown , Thomas Gleixner , Marc Zyngier , Jonathan Corbet , linux-riscv@lists.infradead.org, linux-acpi@vger.kernel.org, linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, Conor Dooley , Anup Patel , Atish Patra , "Rafael J . Wysocki" Subject: Re: [PATCH V2 04/21] RISC-V: Add support to build the ACPI core Message-ID: <20230220154415.u435t34q7btmwzwx@orel> References: <20230216182043.1946553-1-sunilvl@ventanamicro.com> <20230216182043.1946553-5-sunilvl@ventanamicro.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20230216182043.1946553-5-sunilvl@ventanamicro.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Feb 16, 2023 at 11:50:26PM +0530, Sunil V L wrote: > Enable ACPI core for RISC-V after adding architecture-specific > interfaces and header files required to build the ACPI core. > > 1) Couple of header files are required unconditionally by the ACPI > core. Add empty acenv.h and cpu.h header files. > > 2) If CONFIG_PCI is enabled, a few PCI related interfaces need to > be provided by the architecture. Define dummy interfaces for now > so that build succeeds. Actual implementation will be added when > PCI support is added for ACPI along with external interrupt > controller support. > > 3) A few globals and memory mapping related functions specific > to the architecture need to be provided. > > Signed-off-by: Sunil V L > Acked-by: Rafael J. Wysocki > --- > arch/riscv/Kconfig | 5 +++ > arch/riscv/include/asm/acenv.h | 11 +++++ > arch/riscv/include/asm/acpi.h | 60 +++++++++++++++++++++++++ > arch/riscv/include/asm/cpu.h | 8 ++++ > arch/riscv/kernel/Makefile | 2 + > arch/riscv/kernel/acpi.c | 80 ++++++++++++++++++++++++++++++++++ > 6 files changed, 166 insertions(+) > create mode 100644 arch/riscv/include/asm/acenv.h > create mode 100644 arch/riscv/include/asm/acpi.h > create mode 100644 arch/riscv/include/asm/cpu.h > create mode 100644 arch/riscv/kernel/acpi.c > > diff --git a/arch/riscv/Kconfig b/arch/riscv/Kconfig > index d153e1cd890b..3ba701b26389 100644 > --- a/arch/riscv/Kconfig > +++ b/arch/riscv/Kconfig > @@ -12,6 +12,8 @@ config 32BIT > > config RISCV > def_bool y > + select ACPI_GENERIC_GSI if ACPI Is it better for this to come after patch 14, "irqchip/riscv-intc: Add ACPI support"? > + select ACPI_REDUCED_HARDWARE_ONLY if ACPI > select ARCH_CLOCKSOURCE_INIT > select ARCH_ENABLE_HUGEPAGE_MIGRATION if HUGETLB_PAGE && MIGRATION > select ARCH_ENABLE_SPLIT_PMD_PTLOCK if PGTABLE_LEVELS > 2 > @@ -598,6 +600,7 @@ config EFI_STUB > config EFI > bool "UEFI runtime support" > depends on OF && !XIP_KERNEL > + select ARCH_SUPPORTS_ACPI if 64BIT > select LIBFDT > select UCS2_STRING > select EFI_PARAMS_FROM_FDT > @@ -703,3 +706,5 @@ source "drivers/cpufreq/Kconfig" > endmenu # "CPU Power Management" > > source "arch/riscv/kvm/Kconfig" > + > +source "drivers/acpi/Kconfig" > diff --git a/arch/riscv/include/asm/acenv.h b/arch/riscv/include/asm/acenv.h > new file mode 100644 > index 000000000000..22123c5a4883 > --- /dev/null > +++ b/arch/riscv/include/asm/acenv.h > @@ -0,0 +1,11 @@ > +/* SPDX-License-Identifier: GPL-2.0-only */ > +/* > + * RISC-V specific ACPICA environments and implementation > + */ > + > +#ifndef _ASM_ACENV_H > +#define _ASM_ACENV_H > + > +/* It is required unconditionally by ACPI core */ > + > +#endif /* _ASM_ACENV_H */ > diff --git a/arch/riscv/include/asm/acpi.h b/arch/riscv/include/asm/acpi.h > new file mode 100644 > index 000000000000..7f9dce3c39d0 > --- /dev/null > +++ b/arch/riscv/include/asm/acpi.h > @@ -0,0 +1,60 @@ > +/* SPDX-License-Identifier: GPL-2.0-only */ > +/* > + * Copyright (C) 2013-2014, Linaro Ltd. > + * Author: Al Stone > + * Author: Graeme Gregory > + * Author: Hanjun Guo > + * > + * Copyright (C) 2021-2023, Ventana Micro Systems Inc. > + * Author: Sunil V L > + */ > + > +#ifndef _ASM_ACPI_H > +#define _ASM_ACPI_H > + > +/* Basic configuration for ACPI */ > +#ifdef CONFIG_ACPI > + > +/* ACPI table mapping after acpi_permanent_mmap is set */ > +void *acpi_os_ioremap(acpi_physical_address phys, acpi_size size); > +#define acpi_os_ioremap acpi_os_ioremap > + > +#define acpi_strict 1 /* No out-of-spec workarounds on RISC-V */ > +extern int acpi_disabled; > +extern int acpi_noirq; > +extern int acpi_pci_disabled; need blank line here > +static inline void disable_acpi(void) > +{ > + acpi_disabled = 1; > + acpi_pci_disabled = 1; > + acpi_noirq = 1; > +} > + > +static inline void enable_acpi(void) > +{ > + acpi_disabled = 0; > + acpi_pci_disabled = 0; > + acpi_noirq = 0; > +} > + > +/* > + * The ACPI processor driver for ACPI core code needs this macro > + * to find out this cpu was already mapped (mapping from CPU hardware > + * ID to CPU logical ID) or not. > + */ > +#define cpu_physical_id(cpu) cpuid_to_hartid_map(cpu) > + > +/* > + * Since MADT must provide at least one RINTC structure, the > + * CPU will be always available in MADT on RISC-V. > + */ > +static inline bool acpi_has_cpu_in_madt(void) > +{ > + return true; > +} > + > +static inline void arch_fix_phys_package_id(int num, u32 slot) { } > + > +#endif /* CONFIG_ACPI */ > + > +#endif /*_ASM_ACPI_H*/ > diff --git a/arch/riscv/include/asm/cpu.h b/arch/riscv/include/asm/cpu.h > new file mode 100644 > index 000000000000..ea1a88b3d5f2 > --- /dev/null > +++ b/arch/riscv/include/asm/cpu.h > @@ -0,0 +1,8 @@ > +/* SPDX-License-Identifier: GPL-2.0-only */ > + > +#ifndef _ASM_CPU_H > +#define _ASM_CPU_H > + > +/* It is required unconditionally by ACPI core */ > + > +#endif /* _ASM_CPU_H */ > diff --git a/arch/riscv/kernel/Makefile b/arch/riscv/kernel/Makefile > index 67f542be1bea..f979dc8cf47d 100644 > --- a/arch/riscv/kernel/Makefile > +++ b/arch/riscv/kernel/Makefile > @@ -90,3 +90,5 @@ obj-$(CONFIG_EFI) += efi.o > obj-$(CONFIG_COMPAT) += compat_syscall_table.o > obj-$(CONFIG_COMPAT) += compat_signal.o > obj-$(CONFIG_COMPAT) += compat_vdso/ > + > +obj-$(CONFIG_ACPI) += acpi.o > diff --git a/arch/riscv/kernel/acpi.c b/arch/riscv/kernel/acpi.c > new file mode 100644 > index 000000000000..81d448c41714 > --- /dev/null > +++ b/arch/riscv/kernel/acpi.c > @@ -0,0 +1,80 @@ > +// SPDX-License-Identifier: GPL-2.0-only > +/* > + * RISC-V Specific Low-Level ACPI Boot Support > + * > + * Copyright (C) 2013-2014, Linaro Ltd. > + * Author: Al Stone > + * Author: Graeme Gregory > + * Author: Hanjun Guo > + * Author: Tomasz Nowicki > + * Author: Naresh Bhat > + * > + * Copyright (C) 2021-2023, Ventana Micro Systems Inc. > + * Author: Sunil V L > + */ > + > +#include > +#include > +#include > + > +int acpi_noirq = 1; /* skip ACPI IRQ initialization */ > +int acpi_disabled = 1; > +EXPORT_SYMBOL(acpi_disabled); > + > +int acpi_pci_disabled = 1; /* skip ACPI PCI scan and IRQ initialization */ > +EXPORT_SYMBOL(acpi_pci_disabled); > + > +/* > + * __acpi_map_table() will be called before paging_init(), so early_ioremap() > + * or early_memremap() should be called here to for ACPI table mapping. > + */ > +void __init __iomem *__acpi_map_table(unsigned long phys, unsigned long size) > +{ > + if (!size) > + return NULL; > + > + return early_memremap(phys, size); > +} > + > +void __init __acpi_unmap_table(void __iomem *map, unsigned long size) > +{ > + if (!map || !size) > + return; > + > + early_memunmap(map, size); > +} > + > +void *acpi_os_ioremap(acpi_physical_address phys, acpi_size size) > +{ > + return memremap(phys, size, MEMREMAP_WB); > +} > + > +#ifdef CONFIG_PCI > + > +/* > + * These interfaces are defined just to enable building ACPI core. > + * TODO: Update it with actual implementation when external interrupt > + * controller support is added in RISC-V ACPI. > + */ > +int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn, > + int reg, int len, u32 *val) > +{ > + return PCIBIOS_DEVICE_NOT_FOUND; > +} > + > +int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn, > + int reg, int len, u32 val) > +{ > + return PCIBIOS_DEVICE_NOT_FOUND; > +} > + > +int acpi_pci_bus_find_domain_nr(struct pci_bus *bus) > +{ > + return -1; > +} > + > +struct pci_bus *pci_acpi_scan_root(struct acpi_pci_root *root) > +{ > + return NULL; > +} > +#endif /* CONFIG_PCI */ > -- > 2.34.1 > Otherwise, afaict, this is pretty consistent with how arm64 started its ACPI support. Reviewed-by: Andrew Jones Thanks, drew