Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id D66CCC61DA4 for ; Thu, 9 Mar 2023 09:35:11 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231264AbjCIJeo (ORCPT ); Thu, 9 Mar 2023 04:34:44 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:47340 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229954AbjCIJeX (ORCPT ); Thu, 9 Mar 2023 04:34:23 -0500 Received: from mga14.intel.com (mga14.intel.com [192.55.52.115]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 10652DABBA for ; Thu, 9 Mar 2023 01:34:08 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1678354448; x=1709890448; h=message-id:date:mime-version:subject:to:cc:references: from:in-reply-to:content-transfer-encoding; bh=5HY9ycegtQ0l806aIDHq3NLhsAJnPiDDsr2di1E4VO4=; b=LYSXDx+oXS5BlMtBZgVaI7HKj+YUGV3aHXJFDWoZK05XIO9rohTCU9vD jWvFOaE3wHfY0jC9wFPg2ipsaKvhsd+urWTMkdoFCl7PEi4cqeUkMUevl S9Yo8qk4DClgyArV+mC01T0YQMTJFmdJHpnKZ0b+iniH1q+F/oZxVqMFc dmpDS4LrgWwN5eYukyUPaI78Ie6QlEuVCN/jGG2WfbBGR4MTkfU02KIrm TWWXwA4HygBgNkO9TYhykRiHCyGOdI5IoGhMMBn+C1RKKhg9VGqDfz/1q uU7LktFwymCKZpvHHwPsLNvgBoqz4pk9iwkdRe/Bl4aiU60c+xuUU1miA Q==; X-IronPort-AV: E=McAfee;i="6500,9779,10643"; a="336414076" X-IronPort-AV: E=Sophos;i="5.98,245,1673942400"; d="scan'208";a="336414076" Received: from fmsmga002.fm.intel.com ([10.253.24.26]) by fmsmga103.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 09 Mar 2023 01:34:07 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6500,9779,10643"; a="787497567" X-IronPort-AV: E=Sophos;i="5.98,246,1673942400"; d="scan'208";a="787497567" Received: from ahajda-mobl.ger.corp.intel.com (HELO [10.213.18.176]) ([10.213.18.176]) by fmsmga002-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 09 Mar 2023 01:34:05 -0800 Message-ID: <1372db7c-7d65-cd28-43fc-1b04f57bef11@intel.com> Date: Thu, 9 Mar 2023 10:34:03 +0100 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:102.0) Gecko/20100101 Firefox/102.0 Thunderbird/102.8.0 Subject: Re: [PATCH v5 4/4] drm/i915: add guard page to ggtt->error_capture Content-Language: en-US To: Tvrtko Ursulin , Jani Nikula , Joonas Lahtinen , Rodrigo Vivi Cc: intel-gfx@lists.freedesktop.org, dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org, Andi Shyti , Chris Wilson , Nirmoy Das References: <20230308-guard_error_capture-v5-0-6d1410d13540@intel.com> <20230308-guard_error_capture-v5-4-6d1410d13540@intel.com> <93cbaa9f-6ec3-5843-7527-8e81b3ee091d@linux.intel.com> From: Andrzej Hajda Organization: Intel Technology Poland sp. z o.o. - ul. Slowackiego 173, 80-298 Gdansk - KRS 101882 - NIP 957-07-52-316 In-Reply-To: <93cbaa9f-6ec3-5843-7527-8e81b3ee091d@linux.intel.com> Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 09.03.2023 10:08, Tvrtko Ursulin wrote: > > On 08/03/2023 15:39, Andrzej Hajda wrote: >> Write-combining memory allows speculative reads by CPU. >> ggtt->error_capture is WC mapped to CPU, so CPU/MMU can try >> to prefetch memory beyond the error_capture, ie it tries >> to read memory pointed by next PTE in GGTT. >> If this PTE points to invalid address DMAR errors will occur. >> This behaviour was observed on ADL and RPL platforms. >> To avoid it, guard scratch page should be added after error_capture. >> The patch fixes the most annoying issue with error capture but >> since WC reads are used also in other places there is a risk similar >> problem can affect them as well. >> >> v2: >>    - modified commit message (I hope the diagnosis is correct), >>    - added bug checks to ensure scratch is initialized on gen3 >> platforms. >>      CI produces strange stacktrace for it suggesting scratch[0] is >> NULL, >>      to be removed after resolving the issue with gen3 platforms. >> v3: >>    - removed bug checks, replaced with gen check. >> v4: >>    - change code for scratch page insertion to support all platforms, >>    - add info in commit message there could be more similar issues >> v5: >>    - check for nop_clear_range instead of gen8 (Tvrtko), >>    - re-insert scratch pages on resume (Tvrtko) >> >> Signed-off-by: Andrzej Hajda >> Reviewed-by: Andi Shyti >> --- >>   drivers/gpu/drm/i915/gt/intel_ggtt.c | 35 >> +++++++++++++++++++++++++++++++---- >>   1 file changed, 31 insertions(+), 4 deletions(-) >> >> diff --git a/drivers/gpu/drm/i915/gt/intel_ggtt.c >> b/drivers/gpu/drm/i915/gt/intel_ggtt.c >> index b925da42c7cfc4..8fb700fde85c8f 100644 >> --- a/drivers/gpu/drm/i915/gt/intel_ggtt.c >> +++ b/drivers/gpu/drm/i915/gt/intel_ggtt.c >> @@ -502,6 +502,21 @@ static void cleanup_init_ggtt(struct i915_ggtt >> *ggtt) >>       mutex_destroy(&ggtt->error_mutex); >>   } >>   +static void >> +ggtt_insert_scratch_pages(struct i915_ggtt *ggtt, u64 offset, u64 >> length) >> +{ >> +    struct i915_address_space *vm = &ggtt->vm; >> + >> +    if (vm->clear_range != nop_clear_range) > > Hm I thought usually we would add a prefix for exported stuff, like in > this case i915_vm_nop_clear_range, however I see intel_gtt.h exports a > bunch of stuff with no prefixes already so I guess you could continue > like that by inertia. The conundrum also could have been avoided if > you left it static (leaving out dpt and mock_gtt patches) but no > strong opinion from me. > >> +        return vm->clear_range(vm, offset, length); >> + >> +    while (length > 0) { >> +        vm->insert_page(vm, px_dma(vm->scratch[0]), offset, >> I915_CACHE_NONE, 0); >> +        offset += I915_GTT_PAGE_SIZE; >> +        length -= I915_GTT_PAGE_SIZE; >> +    } >> +} >> + >>   static int init_ggtt(struct i915_ggtt *ggtt) >>   { >>       /* >> @@ -550,8 +565,12 @@ static int init_ggtt(struct i915_ggtt *ggtt) >>            * paths, and we trust that 0 will remain reserved. However, >>            * the only likely reason for failure to insert is a driver >>            * bug, which we expect to cause other failures... >> +         * >> +         * Since CPU can perform speculative reads on error capture >> +         * (write-combining allows it) add scratch page after error >> +         * capture to avoid DMAR errors. >>            */ >> -        ggtt->error_capture.size = I915_GTT_PAGE_SIZE; >> +        ggtt->error_capture.size = 2 * I915_GTT_PAGE_SIZE; >>           ggtt->error_capture.color = I915_COLOR_UNEVICTABLE; >>           if (drm_mm_reserve_node(&ggtt->vm.mm, &ggtt->error_capture)) >>               drm_mm_insert_node_in_range(&ggtt->vm.mm, >> @@ -561,11 +580,15 @@ static int init_ggtt(struct i915_ggtt *ggtt) >>                               0, ggtt->mappable_end, >>                               DRM_MM_INSERT_LOW); >>       } >> -    if (drm_mm_node_allocated(&ggtt->error_capture)) >> +    if (drm_mm_node_allocated(&ggtt->error_capture)) { >> +        u64 start = ggtt->error_capture.start; >> +        u64 size = ggtt->error_capture.size; >> + >> +        ggtt_insert_scratch_pages(ggtt, start, size); >>           drm_dbg(&ggtt->vm.i915->drm, >>               "Reserved GGTT:[%llx, %llx] for use by error capture\n", >> -            ggtt->error_capture.start, >> -            ggtt->error_capture.start + ggtt->error_capture.size); >> +            start, start + size); >> +    } >>         /* >>        * The upper portion of the GuC address space has a sizeable hole >> @@ -1256,6 +1279,10 @@ void i915_ggtt_resume(struct i915_ggtt *ggtt) >>         flush = i915_ggtt_resume_vm(&ggtt->vm); >>   +    if (drm_mm_node_allocated(&ggtt->error_capture)) >> +        ggtt_insert_scratch_pages(ggtt, ggtt->error_capture.start, >> +                      ggtt->error_capture.size); > > Maybe it belongs in i915_ggtt_resume_vm since that one deals with > PTEs? Looks like it to me, but ack either way. i915_ggtt_resume_vm is called for ggtt and dpt. Of course I could add conditionals there checking if it is ggtt, but in such situation i915_ggtt_resume seems more natural candidate. Regards Andrzej > > Regards, > > Tvrtko > >> + >>       ggtt->invalidate(ggtt); >>         if (flush) >>