Received: by 2002:a05:6358:11c7:b0:104:8066:f915 with SMTP id i7csp2540431rwl; Mon, 27 Mar 2023 01:26:07 -0700 (PDT) X-Google-Smtp-Source: AK7set/6qth0S/ZwZm1E31VCo5WpynUezwb8n0/7fNx+uP3NNRBKGJSuqN2Ao7zaZKwAnIL/HfIl X-Received: by 2002:a05:6a20:b288:b0:d9:237e:9d08 with SMTP id ei8-20020a056a20b28800b000d9237e9d08mr9489242pzb.3.1679905566831; Mon, 27 Mar 2023 01:26:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1679905566; cv=none; d=google.com; s=arc-20160816; b=KeAtKhJ/qmVoT5wipvg2ac7rY2Nc05BFSQrsA0qIRgOqkjfPO2HoW1y5ylDB3q3odA U6CvLHy2rGrQRVqg6AyGRZgpCWwgQpPnY2ffXQvIBBe8rImU4YpfS3xy3+zGUwDgGuE9 2mmczKiCcDtAEi0gfMNHTuN4bjlBcTM8Xx0FxJtkIe10Vb1h4rUoc8oBDMYv2cVB86zO D3ECWiWpVH9Vm8++aq/DOYwCxu8uhY93LDoj1zKeQSoZz8QBu8T+RJZsx28z0izRfr7I 4nPrZNlnG9jItAtA6elDPZmz6ZpSWwPElOuOSJgJKeZf2VfFLcr7/SKqZ6Eg1DykpjyQ /cCg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=UNRomGZrJ3xieh7lf30jl8hFXPb8gU2nVpw4p5i9r5Y=; b=Y2hNSjf3+y6NWu2jWNgqnl88ESvbkN0zUhXOYfvMnyTdMXtfHTQSwcmdY/aYNFL1Qk QDe7Ok5dMrbIYUTQ7aPokassnAuWfWLnXmBm1JgeBPm09rNpxsYkzUuk08oQgxJ4d6q7 o2pUwPiRvZTiG5Y87YlXF/Gd9HR6FDU6+npkLNxQrXbL7C2l495YgDQ9qY33Rfkahbh2 aMoqKNy5Iya3RZazamO3x26ItIyvyOnxZZHUHLNhIYbT/Z79dElLOp/o275SZHY0+gOs SH+h9yi9qTLY7FYL1h1hk2GhThk4lMJ5aGGF5HFO6byDhh0RP0p56DaIR2nobvHoPu0t shfA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=d8AZ8Yoc; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id g9-20020a655809000000b005136b98605fsi148476pgr.339.2023.03.27.01.25.55; Mon, 27 Mar 2023 01:26:06 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=d8AZ8Yoc; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233201AbjC0IZZ (ORCPT + 99 others); Mon, 27 Mar 2023 04:25:25 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:59722 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233027AbjC0IYg (ORCPT ); Mon, 27 Mar 2023 04:24:36 -0400 Received: from mga04.intel.com (mga04.intel.com [192.55.52.120]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4B0502D53; Mon, 27 Mar 2023 01:24:35 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1679905475; x=1711441475; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=QmoU6lab7p0QYpuYROKRU1bljKMMFBm03a1BVvi5hdc=; b=d8AZ8YocVDtYp1ktyqPG0bWac+jMa47HM4sFfZ+P7cjl8E3OfHyuUsmg n8gdHM+r3vwC/KdZNX2JjC6+rZVUu8ttYi5S+1re07XA00bL1B1jB2i4s L9qN469ZrzNuyaGaVdi+nuVpRbWBs4uthSCAUlicwxDpA8f1kTca071q+ GCD4cyRpSnwa4m2LK3RgApnEXepmqOJ7XFjLXT11+6mYw6y8x0daB+Ens BwY8uhuUlSsZEZV3LT37eMtABytYSNzq41G1uG82N9tn1d1VF17kHkROA JNZTOFkEwF7QVvgrXmCpIPmF9PUsyUs1wKWm3ORklGSJwch5lAm/jCHtG A==; X-IronPort-AV: E=McAfee;i="6600,9927,10661"; a="338930194" X-IronPort-AV: E=Sophos;i="5.98,294,1673942400"; d="scan'208";a="338930194" Received: from orsmga008.jf.intel.com ([10.7.209.65]) by fmsmga104.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 27 Mar 2023 01:24:33 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10661"; a="713787068" X-IronPort-AV: E=Sophos;i="5.98,294,1673942400"; d="scan'208";a="713787068" Received: from unknown (HELO fred..) ([172.25.112.68]) by orsmga008.jf.intel.com with ESMTP; 27 Mar 2023 01:24:33 -0700 From: Xin Li To: linux-kernel@vger.kernel.org, x86@kernel.org, kvm@vger.kernel.org Cc: tglx@linutronix.de, mingo@redhat.com, bp@alien8.de, dave.hansen@linux.intel.com, hpa@zytor.com, peterz@infradead.org, andrew.cooper3@citrix.com, seanjc@google.com, pbonzini@redhat.com, ravi.v.shankar@intel.com, jiangshanlai@gmail.com, shan.kang@intel.com Subject: [PATCH v6 11/33] x86/fred: if CONFIG_X86_FRED is disabled, disable FRED support Date: Mon, 27 Mar 2023 00:58:16 -0700 Message-Id: <20230327075838.5403-12-xin3.li@intel.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20230327075838.5403-1-xin3.li@intel.com> References: <20230327075838.5403-1-xin3.li@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.5 required=5.0 tests=DKIMWL_WL_HIGH,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED,SPF_HELO_NONE, SPF_NONE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: "H. Peter Anvin (Intel)" Add CONFIG_X86_FRED to to make cpu_feature_enabled() work correctly with FRED. Originally-by: Megha Dey Signed-off-by: H. Peter Anvin (Intel) Tested-by: Shan Kang Signed-off-by: Xin Li --- arch/x86/include/asm/disabled-features.h | 8 +++++++- tools/arch/x86/include/asm/disabled-features.h | 8 +++++++- 2 files changed, 14 insertions(+), 2 deletions(-) diff --git a/arch/x86/include/asm/disabled-features.h b/arch/x86/include/asm/disabled-features.h index 5dfa4fb76f4b..56838de9cb23 100644 --- a/arch/x86/include/asm/disabled-features.h +++ b/arch/x86/include/asm/disabled-features.h @@ -99,6 +99,12 @@ # define DISABLE_TDX_GUEST (1 << (X86_FEATURE_TDX_GUEST & 31)) #endif +#ifdef CONFIG_X86_FRED +# define DISABLE_FRED 0 +#else +# define DISABLE_FRED (1 << (X86_FEATURE_FRED & 31)) +#endif + /* * Make sure to add features to the correct mask */ @@ -115,7 +121,7 @@ #define DISABLED_MASK10 0 #define DISABLED_MASK11 (DISABLE_RETPOLINE|DISABLE_RETHUNK|DISABLE_UNRET| \ DISABLE_CALL_DEPTH_TRACKING) -#define DISABLED_MASK12 0 +#define DISABLED_MASK12 (DISABLE_FRED) #define DISABLED_MASK13 0 #define DISABLED_MASK14 0 #define DISABLED_MASK15 0 diff --git a/tools/arch/x86/include/asm/disabled-features.h b/tools/arch/x86/include/asm/disabled-features.h index 5dfa4fb76f4b..56838de9cb23 100644 --- a/tools/arch/x86/include/asm/disabled-features.h +++ b/tools/arch/x86/include/asm/disabled-features.h @@ -99,6 +99,12 @@ # define DISABLE_TDX_GUEST (1 << (X86_FEATURE_TDX_GUEST & 31)) #endif +#ifdef CONFIG_X86_FRED +# define DISABLE_FRED 0 +#else +# define DISABLE_FRED (1 << (X86_FEATURE_FRED & 31)) +#endif + /* * Make sure to add features to the correct mask */ @@ -115,7 +121,7 @@ #define DISABLED_MASK10 0 #define DISABLED_MASK11 (DISABLE_RETPOLINE|DISABLE_RETHUNK|DISABLE_UNRET| \ DISABLE_CALL_DEPTH_TRACKING) -#define DISABLED_MASK12 0 +#define DISABLED_MASK12 (DISABLE_FRED) #define DISABLED_MASK13 0 #define DISABLED_MASK14 0 #define DISABLED_MASK15 0 -- 2.34.1