Received: by 2002:a05:6358:11c7:b0:104:8066:f915 with SMTP id i7csp3557832rwl; Mon, 27 Mar 2023 16:18:57 -0700 (PDT) X-Google-Smtp-Source: AKy350ZyDX/ZtpAjDNnG/uECtdWjm3GdZfWvXno8SgSbUyA2QQM876I4qytgaIAXGANAm2Cl6Lbp X-Received: by 2002:a62:3891:0:b0:622:3621:b2a8 with SMTP id f139-20020a623891000000b006223621b2a8mr12351744pfa.17.1679959137160; Mon, 27 Mar 2023 16:18:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1679959137; cv=none; d=google.com; s=arc-20160816; b=UoScrDWTI8E/knB/GtT8bgFWWusJeg9DDdVx1DzQh8HLbCAphtjHDCpt3tmARZxjkJ ZlPKQLulG0i6mRKYTqx3beX7SPjwYO2hqCiWbtjKWl/RqMa4pA0qVZ+74ow3Rx7RlwJt ClzEH1oHZCfpuFDJ/z/ZjUAvyAWqhGV8m64gWaGSou6TfUnbSmC5nDP29iPNLVEicpVM pc6vMrytvL9nw5jGZSp3Z2qdtVvTKDhwOvF3XO0eo+r5WOdzzS1+DM4YnZdrFYdTanFQ pC8W7shf8IzLX/667pFySuFVV2fQ+oVTVvuBOCgYVV+cr7jqA77+guSfQPSWKpMb6CIl V0Sw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=jfGQF3IF9WsbvxMcM9xwe0hi1LGQvXboL/KKXkhKm4Q=; b=zwds0S4b9rLu8UbjqJlexW116G7ocH+Ad7N4ZJGp+cbXf9B6V86rc6WiAjfQjT+P7n Fz4k2F6RalwTJHXwkT2f22nIRUwO5hrKgxd5prORGpvP9L8LQT5AApEg4pBS24W6sb4H 6iYKfgDB/A0A23l+tcirjBlfTZDxTdKuo4DvBvVN5YirKm6BZdwYOAWDlgle11MG/j+u T2x2/MBUlCSl3EDKsLgzRZLMD/0/17bPzT/W2AhHCTFbjlPMhSrW2svBRuBIdpeXEJHe PTNp2fQKfqZ8qSLBiZkdbrvJxfPApkTpAX0InS7aGTXLqrJAxRWv8ExL8KggbMDvQU0w vieA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=SkcVLu93; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id l10-20020a056a0016ca00b00625c2bd736asi29688644pfc.20.2023.03.27.16.18.43; Mon, 27 Mar 2023 16:18:57 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=SkcVLu93; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231587AbjC0XRp (ORCPT + 99 others); Mon, 27 Mar 2023 19:17:45 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55130 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230218AbjC0XRj (ORCPT ); Mon, 27 Mar 2023 19:17:39 -0400 Received: from mga17.intel.com (mga17.intel.com [192.55.52.151]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 33AC62108; Mon, 27 Mar 2023 16:17:39 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1679959059; x=1711495059; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=Vvx8kJ1eArTZrd9sLXwpxKz9XjRxmWOpu4WWWhwF4MA=; b=SkcVLu93YNZgUBkVEGLAm7WvArIs8L8fP+EAuXtpped8BekaEh857RYH cFa2e3tAtLJ9kD6pENrjvrPwKu7dyXRMi+j0LZoJ5w13Y0sQyOCFv6dCg EdFX9v53Cd8UeyHn6OcpAQtDy96cim3iROfK94Acq67hThoRqGXoccDKY sZnSibvCk+ymgeyV4jxzvuHcb6nwCvDx0yDte+mks3cANOgMlRYOUdWdU cso2WHcWHsEmDkzCH2MGw8nBR254UYLT9kaR1qZ15zoYwnKpstAgdQX66 yoDAZcCo5G3ag6jHVpXDvT6ykh0RApNytnF2bmUg73N2UHfzulWXT9rc1 A==; X-IronPort-AV: E=McAfee;i="6600,9927,10662"; a="320817301" X-IronPort-AV: E=Sophos;i="5.98,295,1673942400"; d="scan'208";a="320817301" Received: from fmsmga007.fm.intel.com ([10.253.24.52]) by fmsmga107.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 27 Mar 2023 16:17:38 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10662"; a="686144719" X-IronPort-AV: E=Sophos;i="5.98,295,1673942400"; d="scan'208";a="686144719" Received: from srinivas-otcpl-7600.jf.intel.com (HELO jacob-builder.jf.intel.com) ([10.54.39.106]) by fmsmga007.fm.intel.com with ESMTP; 27 Mar 2023 16:17:37 -0700 From: Jacob Pan To: LKML , iommu@lists.linux.dev, Jason Gunthorpe , "Lu Baolu" , Joerg Roedel , dmaengine@vger.kernel.org, vkoul@kernel.org Cc: "Robin Murphy" , "Will Deacon" , David Woodhouse , Raj Ashok , "Tian, Kevin" , Yi Liu , "Yu, Fenghua" , Dave Jiang , Tony Luck , "Zanussi, Tom" , Jacob Pan Subject: [PATCH v2 2/8] iommu/vt-d: Remove PASID supervisor request support Date: Mon, 27 Mar 2023 16:21:32 -0700 Message-Id: <20230327232138.1490712-3-jacob.jun.pan@linux.intel.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20230327232138.1490712-1-jacob.jun.pan@linux.intel.com> References: <20230327232138.1490712-1-jacob.jun.pan@linux.intel.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.4 required=5.0 tests=DKIMWL_WL_HIGH,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_EF,RCVD_IN_DNSWL_MED,SPF_HELO_NONE,SPF_NONE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org There's no more usage, remove PASID supervisor support. Suggested-by: Lu Baolu Signed-off-by: Jacob Pan --- drivers/iommu/intel/pasid.c | 43 ------------------------------------- drivers/iommu/intel/pasid.h | 7 ------ 2 files changed, 50 deletions(-) diff --git a/drivers/iommu/intel/pasid.c b/drivers/iommu/intel/pasid.c index 633e0a4a01e7..c5d479770e12 100644 --- a/drivers/iommu/intel/pasid.c +++ b/drivers/iommu/intel/pasid.c @@ -335,15 +335,6 @@ static inline void pasid_set_fault_enable(struct pasid_entry *pe) pasid_set_bits(&pe->val[0], 1 << 1, 0); } -/* - * Setup the SRE(Supervisor Request Enable) field (Bit 128) of a - * scalable mode PASID entry. - */ -static inline void pasid_set_sre(struct pasid_entry *pe) -{ - pasid_set_bits(&pe->val[2], 1 << 0, 1); -} - /* * Setup the WPE(Write Protect Enable) field (Bit 132) of a * scalable mode PASID entry. @@ -521,23 +512,6 @@ int intel_pasid_setup_first_level(struct intel_iommu *iommu, return -EINVAL; } - if (flags & PASID_FLAG_SUPERVISOR_MODE) { -#ifdef CONFIG_X86 - unsigned long cr0 = read_cr0(); - - /* CR0.WP is normally set but just to be sure */ - if (unlikely(!(cr0 & X86_CR0_WP))) { - pr_err("No CPU write protect!\n"); - return -EINVAL; - } -#endif - if (!ecap_srs(iommu->ecap)) { - pr_err("No supervisor request support on %s\n", - iommu->name); - return -EINVAL; - } - } - if ((flags & PASID_FLAG_FL5LP) && !cap_fl5lp_support(iommu->cap)) { pr_err("No 5-level paging support for first-level on %s\n", iommu->name); @@ -560,10 +534,6 @@ int intel_pasid_setup_first_level(struct intel_iommu *iommu, /* Setup the first level page table pointer: */ pasid_set_flptr(pte, (u64)__pa(pgd)); - if (flags & PASID_FLAG_SUPERVISOR_MODE) { - pasid_set_sre(pte); - pasid_set_wpe(pte); - } if (flags & PASID_FLAG_FL5LP) pasid_set_flpm(pte, 1); @@ -658,12 +628,6 @@ int intel_pasid_setup_second_level(struct intel_iommu *iommu, pasid_set_fault_enable(pte); pasid_set_page_snoop(pte, !!ecap_smpwc(iommu->ecap)); - /* - * Since it is a second level only translation setup, we should - * set SRE bit as well (addresses are expected to be GPAs). - */ - if (pasid != PASID_RID2PASID && ecap_srs(iommu->ecap)) - pasid_set_sre(pte); pasid_set_present(pte); spin_unlock(&iommu->lock); @@ -700,13 +664,6 @@ int intel_pasid_setup_pass_through(struct intel_iommu *iommu, pasid_set_translation_type(pte, PASID_ENTRY_PGTT_PT); pasid_set_fault_enable(pte); pasid_set_page_snoop(pte, !!ecap_smpwc(iommu->ecap)); - - /* - * We should set SRE bit as well since the addresses are expected - * to be GPAs. - */ - if (ecap_srs(iommu->ecap)) - pasid_set_sre(pte); pasid_set_present(pte); spin_unlock(&iommu->lock); diff --git a/drivers/iommu/intel/pasid.h b/drivers/iommu/intel/pasid.h index 20c54e50f533..d6b7d21244b1 100644 --- a/drivers/iommu/intel/pasid.h +++ b/drivers/iommu/intel/pasid.h @@ -41,13 +41,6 @@ #define FLPT_DEFAULT_DID 1 #define NUM_RESERVED_DID 2 -/* - * The SUPERVISOR_MODE flag indicates a first level translation which - * can be used for access to kernel addresses. It is valid only for - * access to the kernel's static 1:1 mapping of physical memory — not - * to vmalloc or even module mappings. - */ -#define PASID_FLAG_SUPERVISOR_MODE BIT(0) #define PASID_FLAG_NESTED BIT(1) #define PASID_FLAG_PAGE_SNOOP BIT(2) -- 2.25.1