Received: by 2002:a05:6358:11c7:b0:104:8066:f915 with SMTP id i7csp2103786rwl; Thu, 30 Mar 2023 06:10:32 -0700 (PDT) X-Google-Smtp-Source: AK7set9yxQ3qitK9l5Q5OTEePV8Ir0XXfEHyPvjRXL3Z3xCw3sWHDyNYn/WbaaXWTc/TJO8dqw6d X-Received: by 2002:a05:6a20:748c:b0:cd:fc47:dd73 with SMTP id p12-20020a056a20748c00b000cdfc47dd73mr27498314pzd.2.1680181832244; Thu, 30 Mar 2023 06:10:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1680181832; cv=none; d=google.com; s=arc-20160816; b=BQgs6UwdZqJF3c+uig41SoREqYrln4q8v69yePo0fqav6kFuli3IOpgvpzQ1SUH1T4 HVs0a9b9uTJReFVieD25KOLqld21S29c3BnBqR8uSjsq63QEvQ5NkmLYh5CEyn9cq6WT Kx4BapWHV8Ae04BAf18BFJBipGt5/jNfMyWLP0lEvfXUpQLw3+EOAGnzB2ZORrsz2v+X bSEyy6bAtTEfBtO2Bc5E4E44N2LJJmaYEcNML1mQhNpZLbhJUvYn3Cect38JnZz4g9RD tztLdhsL5mVQPVrRL3bFJ81gT6yYqfzutunskbyHFqlG11pvUz8IAN4Ob2B/gsHuObZl 7pdQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=+6Cp+3u8Jtxt32MJ9JirWJQbXmKpej7rkbSJluQVHxw=; b=Zrgukrx2yTFzFkBZTkM2n9w6ll02a6OOS71J9NcR8y/Izm9y05Dsue0Otp3bIe1Ck5 PIEAqcNKBOcpD0djRhXqYw3f/Oypo3vQCuThZ3hzh+4Z+Eq/EaiqZIdyE327oVmly0TL bts/OK36n4ejLvJhDFq2VgzweDka1eOJYV2KzZnWTpWDIm4GFxNCL6E7jz1GuzRVBLQs jTGZixPC2N2xWXExJdOQYfWpuVoQYW9aTdsuRDMXRny34P4RSPi034Eei+rcBUIDzXZq 7D+RLnsjSWPQRMmEWYOCaEL5aIoutcVLL4fKiWyJ13DZZFHmlyDukPVBCSDLSF4TMrgn nk1w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=ycChhJnY; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id gc20-20020a17090b311400b00233df8f755esi4039611pjb.142.2023.03.30.06.10.15; Thu, 30 Mar 2023 06:10:32 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=ycChhJnY; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231796AbjC3NKA (ORCPT + 99 others); Thu, 30 Mar 2023 09:10:00 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:37630 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231815AbjC3NJ5 (ORCPT ); Thu, 30 Mar 2023 09:09:57 -0400 Received: from mail-yw1-x1131.google.com (mail-yw1-x1131.google.com [IPv6:2607:f8b0:4864:20::1131]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 38415AD24 for ; Thu, 30 Mar 2023 06:09:54 -0700 (PDT) Received: by mail-yw1-x1131.google.com with SMTP id 00721157ae682-544787916d9so352482307b3.13 for ; Thu, 30 Mar 2023 06:09:54 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1680181793; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:from:to:cc:subject:date:message-id:reply-to; bh=+6Cp+3u8Jtxt32MJ9JirWJQbXmKpej7rkbSJluQVHxw=; b=ycChhJnY2leX5FJCTlPA7Q1Kv1GH+eIMLuuTKRjGtVNUxKpEwr42zftpLf9gt1lQbe R3gI9ULFeure5ltpfkSDubqBTTtetW7wZasgWw7+glzTx//E/wLphrlAFPkkoI4S/tzR /xgikRkdgZNjdErkqx69s/5fYirupb2CmWfJT6wHAmaj0B8yH50fs2B22ZK9ngGtAj/6 5cmb51B8ljT/Rmgn7HjGtyJ/84M/knyyliNvTsMBBkWo4sVtvYYPuN8RZiZZoRVpofH5 3Ki9wQsNheq7iyABusKZYa2kWqJxaZDBMug8kD4f8ERIXTbhyUI+V2STTOUEe2Jn49hC +F/w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; t=1680181793; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=+6Cp+3u8Jtxt32MJ9JirWJQbXmKpej7rkbSJluQVHxw=; b=WqHg6JFG3iMhwTYjeTF933t71o4UQAHLfkiKGJ/6+eaBqftMuhM8PpO/0lXZWe8wKB ji5lIMf01a3AioK4BNWlLzYGIW1J3epq1CtmTldXD/OLfLRFc4LvI+flOsQ8Xki3lQY8 Fo/p6IlmeGe7173WTGmGm3HefkGTPbtsa5vtOX7Z0SJk4Z30uvwVW8KTUfxFcxtt7wfu N12lyDDXNH00Et+fiAE2wYg6AN9jvdLKsVJx1PbuxeQaNGqVoa/AKst6UIu0EHsTHlJG bTZElMjaUwOU3vY/PUrAYVuqcFuaR89pWE1Lj6g15lRXXdlkcOubcNjA1FfnZZsDS6SS agxA== X-Gm-Message-State: AAQBX9c9+GSKeQA/v5nh5MW0sE43RqGB+9uB7l56ORNLEwDRsUV+PdMO AvYxeKB6oAHltV/SpC2qbeoquv1oa2cZ+JgaAo5s5A== X-Received: by 2002:a81:b149:0:b0:543:9065:b225 with SMTP id p70-20020a81b149000000b005439065b225mr11562966ywh.5.1680181793237; Thu, 30 Mar 2023 06:09:53 -0700 (PDT) MIME-Version: 1.0 References: <60954818576384e36136cb706aa554788ec4bb22.1680162377.git.quic_varada@quicinc.com> <20230330125749.GA19941@varda-linux.qualcomm.com> In-Reply-To: <20230330125749.GA19941@varda-linux.qualcomm.com> From: Dmitry Baryshkov Date: Thu, 30 Mar 2023 16:09:41 +0300 Message-ID: Subject: Re: [PATCH v5 6/8] phy: qcom: qmp: Update IPQ9574 USB Phy initialization Sequence To: Varadarajan Narayanan Cc: agross@kernel.org, andersson@kernel.org, konrad.dybcio@linaro.org, vkoul@kernel.org, kishon@kernel.org, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, gregkh@linuxfoundation.org, mturquette@baylibre.com, sboyd@kernel.org, quic_wcheng@quicinc.com, linux-arm-msm@vger.kernel.org, linux-phy@lists.infradead.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-usb@vger.kernel.org, linux-clk@vger.kernel.org, Praveenkumar I Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-0.2 required=5.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, 30 Mar 2023 at 15:58, Varadarajan Narayanan wrote: > > On Thu, Mar 30, 2023 at 12:41:08PM +0300, Dmitry Baryshkov wrote: > > On Thu, 30 Mar 2023 at 11:42, Varadarajan Narayanan > > wrote: > > > > > > Updated USB QMP PHY Init sequence based on HPG for IPQ9574. > > > Reused clock and reset list from existing targets. > > > > > > Signed-off-by: Praveenkumar I > > > Signed-off-by: Varadarajan Narayanan > > > --- > > > Changes in v5: > > > - Fix additional review comments > > > - Use V3 register offsets > > > Changes in v4: > > > - Use qmp_usb_offsets for register space access > > > Changes in v3: > > > - Fix hex captitalization > > > Changes in v2: > > > - Removed unused phy register offsets > > > - Moved the clock entries to the correct place > > > - Maintain sorted order > > > --- > > > drivers/phy/qualcomm/phy-qcom-qmp-usb.c | 115 ++++++++++++++++++++++++++++++++ > > > 1 file changed, 115 insertions(+) > > > > > > diff --git a/drivers/phy/qualcomm/phy-qcom-qmp-usb.c b/drivers/phy/qualcomm/phy-qcom-qmp-usb.c > > > index a49711c..77041dd 100644 > > > --- a/drivers/phy/qualcomm/phy-qcom-qmp-usb.c > > > +++ b/drivers/phy/qualcomm/phy-qcom-qmp-usb.c > > > @@ -139,6 +139,88 @@ static const unsigned int qmp_v5_usb3phy_regs_layout[QPHY_LAYOUT_SIZE] = { > > > [QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR] = QPHY_V5_PCS_USB3_LFPS_RXTERM_IRQ_CLEAR, > > > }; > > > > > > +static const struct qmp_phy_init_tbl ipq9574_usb3_serdes_tbl[] = { > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_EN_SEL, 0x1a), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x08), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_CLK_SELECT, 0x30), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_BG_TRIM, 0x0f), > > > + QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_FASTLOCK_FO_GAIN, 0x0b), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SVS_MODE_CLK_SEL, 0x01), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_HSCLK_SEL, 0x00), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_CMN_CONFIG, 0x06), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_PLL_IVCO, 0x0f), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SYS_CLK_CTRL, 0x06), > > > + /* PLL and Loop filter settings */ > > > + QMP_PHY_INIT_CFG(QSERDES_COM_DEC_START_MODE0, 0x68), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START1_MODE0, 0xab), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START2_MODE0, 0xaa), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START3_MODE0, 0x02), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_CP_CTRL_MODE0, 0x09), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_PLL_RCTRL_MODE0, 0x16), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_PLL_CCTRL_MODE0, 0x28), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_INTEGLOOP_GAIN0_MODE0, 0xa0), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP1_MODE0, 0xaa), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP2_MODE0, 0x29), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP3_MODE0, 0x00), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_CORE_CLK_EN, 0x00), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP_CFG, 0x00), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_MAP, 0x00), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_BG_TIMER, 0x0a), > > > + /* SSC settings */ > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_EN_CENTER, 0x01), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER1, 0x7d), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER2, 0x01), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER1, 0x00), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER2, 0x00), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE1, 0x0a), > > > + QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE2, 0x05), > > > +}; > > > + > > > +static const struct qmp_phy_init_tbl ipq9574_usb3_tx_tbl[] = { > > > + QMP_PHY_INIT_CFG(QSERDES_TX_HIGHZ_TRANSCEIVEREN_BIAS_DRVR_EN, 0x45), > > > + QMP_PHY_INIT_CFG(QSERDES_TX_RCV_DETECT_LVL_2, 0x12), > > > + QMP_PHY_INIT_CFG(QSERDES_TX_LANE_MODE, 0x06), > > > +}; > > > + > > > +static const struct qmp_phy_init_tbl ipq9574_usb3_rx_tbl[] = { > > > + QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_SO_GAIN, 0x06), > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2, 0x02), > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3, 0x6c), > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4c), > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL4, 0xb8), > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x77), > > > + QMP_PHY_INIT_CFG(QSERDES_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80), > > > + QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_CNTRL, 0x03), > > > + QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_DEGLITCH_CNTRL, 0x16), > > > + QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_ENABLES, 0x0c), > > > +}; > > > + > > > +static const struct qmp_phy_init_tbl ipq9574_usb3_pcs_tbl[] = { > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M6DB_V0, 0x15), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M3P5DB_V0, 0x0e), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL2, 0x83), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL1, 0x02), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_L, 0x09), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_H_TOL, 0xa2), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_MAN_CODE, 0x85), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_LOCK_DETECT_CONFIG1, 0xd1), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_LOCK_DETECT_CONFIG2, 0x1f), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_LOCK_DETECT_CONFIG3, 0x47), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_POWER_STATE_CONFIG2, 0x1b), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RXEQTRAINING_WAIT_TIME, 0x75), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RXEQTRAINING_RUN_TIME, 0x13), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_LFPS_TX_ECSTART_EQTLOCK, 0x86), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x04), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_TSYNC_RSYNC_TIME, 0x44), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_P1U2_L, 0xe7), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_P1U2_H, 0x03), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_U3_L, 0x40), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_U3_H, 0x00), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_RX_SIGDET_LVL, 0x88), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M6DB_V0, 0x17), > > > + QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M3P5DB_V0, 0x0f), > > > +}; > > > + > > > static const struct qmp_phy_init_tbl ipq8074_usb3_serdes_tbl[] = { > > > QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_EN_SEL, 0x1a), > > > QMP_PHY_INIT_CFG(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x08), > > > @@ -1558,6 +1640,14 @@ static const char * const qmp_phy_vreg_l[] = { > > > "vdda-phy", "vdda-pll", > > > }; > > > > > > +static const struct qmp_usb_offsets qmp_usb_offsets_ipq9574 = { > > > + .serdes = 0, > > > + .pcs = 0x800, > > > + .pcs_usb = 0, > > > > No, pcs_usb is not 0. > > Not sure I understand this comment. > > Since IPQ9574 uses new style DT entries, pcs_usb_offset = 0 and > that will not be used. > > qmp->pcs_usb is used in qmp_usb_enable_autonomous_mode and > qmp_usb_disable_autonomous_mode. If "qmp->pcs_usb == 0", those > functions use the value of qmp->pcs (0x7d800) for pcs_usb. So, you mixed qmp->pcs_usb and offsets->pcs_usb here. They are not equal. > > The registers used in these functions are > QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR & QPHY_PCS_AUTONOMOUS_MODE_CTRL > > The offsets for the above registers as specified in > qmp_v3_usb3phy_regs_layout is > > #define QPHY_V3_PCS_AUTONOMOUS_MODE_CTRL 0x0d8 > #define QPHY_V3_PCS_LFPS_RXTERM_IRQ_CLEAR 0x0dc > > qphy_{set|clr}bits called from qmp_usb_enable_autonomous_mode and > qmp_usb_disable_autonomous_mode will use the offset 0x7d8d8 and > 0x78d8c. This offset matches with the register offset document of > the IPQ9574. So, felt setting pcs_usb to zero should be ok. Can > you please clarify. And this tells you what pcs_usb offset is. > > Thanks > Varada > > > > > > > + .tx = 0x200, > > > + .rx = 0x400, > > > +}; > > > + > > > static const struct qmp_usb_offsets qmp_usb_offsets_v5 = { > > > .serdes = 0, > > > .pcs = 0x0200, > > > @@ -1586,6 +1676,28 @@ static const struct qmp_phy_cfg ipq8074_usb3phy_cfg = { > > > .regs = qmp_v3_usb3phy_regs_layout, > > > }; > > > > > > +static const struct qmp_phy_cfg ipq9574_usb3phy_cfg = { > > > + .lanes = 1, > > > + > > > + .offsets = &qmp_usb_offsets_ipq9574, > > > + > > > + .serdes_tbl = ipq9574_usb3_serdes_tbl, > > > + .serdes_tbl_num = ARRAY_SIZE(ipq9574_usb3_serdes_tbl), > > > + .tx_tbl = ipq9574_usb3_tx_tbl, > > > + .tx_tbl_num = ARRAY_SIZE(ipq9574_usb3_tx_tbl), > > > + .rx_tbl = ipq9574_usb3_rx_tbl, > > > + .rx_tbl_num = ARRAY_SIZE(ipq9574_usb3_rx_tbl), > > > + .pcs_tbl = ipq9574_usb3_pcs_tbl, > > > + .pcs_tbl_num = ARRAY_SIZE(ipq9574_usb3_pcs_tbl), > > > + .clk_list = qmp_v4_phy_clk_l, > > > + .num_clks = ARRAY_SIZE(qmp_v4_phy_clk_l), > > > + .reset_list = qcm2290_usb3phy_reset_l, > > > + .num_resets = ARRAY_SIZE(qcm2290_usb3phy_reset_l), > > > + .vreg_list = qmp_phy_vreg_l, > > > + .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), > > > + .regs = qmp_v3_usb3phy_regs_layout, > > > +}; > > > + > > > static const struct qmp_phy_cfg msm8996_usb3phy_cfg = { > > > .lanes = 1, > > > > > > @@ -2589,6 +2701,9 @@ static const struct of_device_id qmp_usb_of_match_table[] = { > > > .compatible = "qcom,ipq8074-qmp-usb3-phy", > > > .data = &ipq8074_usb3phy_cfg, > > > }, { > > > + .compatible = "qcom,ipq9574-qmp-usb3-phy", > > > + .data = &ipq9574_usb3phy_cfg, > > > + }, { > > > .compatible = "qcom,msm8996-qmp-usb3-phy", > > > .data = &msm8996_usb3phy_cfg, > > > }, { > > > -- > > > 2.7.4 > > > > > > > > > -- > > With best wishes > > Dmitry -- With best wishes Dmitry